mirror of https://github.com/mono/CppSharp.git
c-sharpdotnetmonobindingsbridgecclangcpluspluscppsharpglueinteropparserparsingpinvokeswigsyntax-treevisitorsxamarinxamarin-bindings
You can not select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
7648 lines
280 KiB
7648 lines
280 KiB
//===--- Targets.cpp - Implement -arch option and targets -----------------===// |
|
// |
|
// The LLVM Compiler Infrastructure |
|
// |
|
// This file is distributed under the University of Illinois Open Source |
|
// License. See LICENSE.TXT for details. |
|
// |
|
//===----------------------------------------------------------------------===// |
|
// |
|
// This file implements construction of a TargetInfo object from a |
|
// target triple. |
|
// |
|
//===----------------------------------------------------------------------===// |
|
|
|
#include "clang/Basic/TargetInfo.h" |
|
#include "clang/Basic/Builtins.h" |
|
#include "clang/Basic/Diagnostic.h" |
|
#include "clang/Basic/LangOptions.h" |
|
#include "clang/Basic/MacroBuilder.h" |
|
#include "clang/Basic/TargetBuiltins.h" |
|
#include "clang/Basic/TargetOptions.h" |
|
#include "llvm/ADT/APFloat.h" |
|
#include "llvm/ADT/STLExtras.h" |
|
#include "llvm/ADT/StringExtras.h" |
|
#include "llvm/ADT/StringRef.h" |
|
#include "llvm/ADT/StringSwitch.h" |
|
#include "llvm/ADT/Triple.h" |
|
#include "llvm/MC/MCSectionMachO.h" |
|
#include "llvm/Support/ErrorHandling.h" |
|
#include "llvm/Support/TargetParser.h" |
|
#include <algorithm> |
|
#include <memory> |
|
using namespace clang; |
|
|
|
//===----------------------------------------------------------------------===// |
|
// Common code shared among targets. |
|
//===----------------------------------------------------------------------===// |
|
|
|
/// DefineStd - Define a macro name and standard variants. For example if |
|
/// MacroName is "unix", then this will define "__unix", "__unix__", and "unix" |
|
/// when in GNU mode. |
|
static void DefineStd(MacroBuilder &Builder, StringRef MacroName, |
|
const LangOptions &Opts) { |
|
assert(MacroName[0] != '_' && "Identifier should be in the user's namespace"); |
|
|
|
// If in GNU mode (e.g. -std=gnu99 but not -std=c99) define the raw identifier |
|
// in the user's namespace. |
|
if (Opts.GNUMode) |
|
Builder.defineMacro(MacroName); |
|
|
|
// Define __unix. |
|
Builder.defineMacro("__" + MacroName); |
|
|
|
// Define __unix__. |
|
Builder.defineMacro("__" + MacroName + "__"); |
|
} |
|
|
|
static void defineCPUMacros(MacroBuilder &Builder, StringRef CPUName, |
|
bool Tuning = true) { |
|
Builder.defineMacro("__" + CPUName); |
|
Builder.defineMacro("__" + CPUName + "__"); |
|
if (Tuning) |
|
Builder.defineMacro("__tune_" + CPUName + "__"); |
|
} |
|
|
|
//===----------------------------------------------------------------------===// |
|
// Defines specific to certain operating systems. |
|
//===----------------------------------------------------------------------===// |
|
|
|
namespace { |
|
template<typename TgtInfo> |
|
class OSTargetInfo : public TgtInfo { |
|
protected: |
|
virtual void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const = 0; |
|
public: |
|
OSTargetInfo(const llvm::Triple &Triple) : TgtInfo(Triple) {} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
TgtInfo::getTargetDefines(Opts, Builder); |
|
getOSDefines(Opts, TgtInfo::getTriple(), Builder); |
|
} |
|
|
|
}; |
|
} // end anonymous namespace |
|
|
|
|
|
static void getDarwinDefines(MacroBuilder &Builder, const LangOptions &Opts, |
|
const llvm::Triple &Triple, |
|
StringRef &PlatformName, |
|
VersionTuple &PlatformMinVersion) { |
|
Builder.defineMacro("__APPLE_CC__", "6000"); |
|
Builder.defineMacro("__APPLE__"); |
|
Builder.defineMacro("OBJC_NEW_PROPERTIES"); |
|
// AddressSanitizer doesn't play well with source fortification, which is on |
|
// by default on Darwin. |
|
if (Opts.Sanitize.has(SanitizerKind::Address)) |
|
Builder.defineMacro("_FORTIFY_SOURCE", "0"); |
|
|
|
if (!Opts.ObjCAutoRefCount) { |
|
// __weak is always defined, for use in blocks and with objc pointers. |
|
Builder.defineMacro("__weak", "__attribute__((objc_gc(weak)))"); |
|
|
|
// Darwin defines __strong even in C mode (just to nothing). |
|
if (Opts.getGC() != LangOptions::NonGC) |
|
Builder.defineMacro("__strong", "__attribute__((objc_gc(strong)))"); |
|
else |
|
Builder.defineMacro("__strong", ""); |
|
|
|
// __unsafe_unretained is defined to nothing in non-ARC mode. We even |
|
// allow this in C, since one might have block pointers in structs that |
|
// are used in pure C code and in Objective-C ARC. |
|
Builder.defineMacro("__unsafe_unretained", ""); |
|
} |
|
|
|
if (Opts.Static) |
|
Builder.defineMacro("__STATIC__"); |
|
else |
|
Builder.defineMacro("__DYNAMIC__"); |
|
|
|
if (Opts.POSIXThreads) |
|
Builder.defineMacro("_REENTRANT"); |
|
|
|
// Get the platform type and version number from the triple. |
|
unsigned Maj, Min, Rev; |
|
if (Triple.isMacOSX()) { |
|
Triple.getMacOSXVersion(Maj, Min, Rev); |
|
PlatformName = "macosx"; |
|
} |
|
else { |
|
Triple.getOSVersion(Maj, Min, Rev); |
|
PlatformName = llvm::Triple::getOSTypeName(Triple.getOS()); |
|
} |
|
|
|
// If -target arch-pc-win32-macho option specified, we're |
|
// generating code for Win32 ABI. No need to emit |
|
// __ENVIRONMENT_XX_OS_VERSION_MIN_REQUIRED__. |
|
if (PlatformName == "win32") { |
|
PlatformMinVersion = VersionTuple(Maj, Min, Rev); |
|
return; |
|
} |
|
|
|
// Set the appropriate OS version define. |
|
if (Triple.isiOS()) { |
|
assert(Maj < 10 && Min < 100 && Rev < 100 && "Invalid version!"); |
|
char Str[6]; |
|
Str[0] = '0' + Maj; |
|
Str[1] = '0' + (Min / 10); |
|
Str[2] = '0' + (Min % 10); |
|
Str[3] = '0' + (Rev / 10); |
|
Str[4] = '0' + (Rev % 10); |
|
Str[5] = '\0'; |
|
Builder.defineMacro("__ENVIRONMENT_IPHONE_OS_VERSION_MIN_REQUIRED__", |
|
Str); |
|
} |
|
else if (Triple.isMacOSX()) { |
|
// Note that the Driver allows versions which aren't representable in the |
|
// define (because we only get a single digit for the minor and micro |
|
// revision numbers). So, we limit them to the maximum representable |
|
// version. |
|
assert(Maj < 100 && Min < 100 && Rev < 100 && "Invalid version!"); |
|
char Str[7]; |
|
if (Maj < 10 || (Maj == 10 && Min < 10)) { |
|
Str[0] = '0' + (Maj / 10); |
|
Str[1] = '0' + (Maj % 10); |
|
Str[2] = '0' + std::min(Min, 9U); |
|
Str[3] = '0' + std::min(Rev, 9U); |
|
Str[4] = '\0'; |
|
} |
|
else { |
|
// Handle versions > 10.9. |
|
Str[0] = '0' + (Maj / 10); |
|
Str[1] = '0' + (Maj % 10); |
|
Str[2] = '0' + (Min / 10); |
|
Str[3] = '0' + (Min % 10); |
|
Str[4] = '0' + (Rev / 10); |
|
Str[5] = '0' + (Rev % 10); |
|
Str[6] = '\0'; |
|
} |
|
Builder.defineMacro("__ENVIRONMENT_MAC_OS_X_VERSION_MIN_REQUIRED__", Str); |
|
} |
|
|
|
// Tell users about the kernel if there is one. |
|
if (Triple.isOSDarwin()) |
|
Builder.defineMacro("__MACH__"); |
|
|
|
PlatformMinVersion = VersionTuple(Maj, Min, Rev); |
|
} |
|
|
|
namespace { |
|
// CloudABI Target |
|
template <typename Target> |
|
class CloudABITargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__CloudABI__"); |
|
Builder.defineMacro("__ELF__"); |
|
|
|
// CloudABI uses ISO/IEC 10646:2012 for wchar_t, char16_t and char32_t. |
|
Builder.defineMacro("__STDC_ISO_10646__", "201206L"); |
|
Builder.defineMacro("__STDC_UTF_16__"); |
|
Builder.defineMacro("__STDC_UTF_32__"); |
|
} |
|
|
|
public: |
|
CloudABITargetInfo(const llvm::Triple &Triple) |
|
: OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
} |
|
}; |
|
|
|
template<typename Target> |
|
class DarwinTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
getDarwinDefines(Builder, Opts, Triple, this->PlatformName, |
|
this->PlatformMinVersion); |
|
} |
|
|
|
public: |
|
DarwinTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->TLSSupported = Triple.isMacOSX() && !Triple.isMacOSXVersionLT(10, 7); |
|
this->MCountName = "\01mcount"; |
|
} |
|
|
|
std::string isValidSectionSpecifier(StringRef SR) const override { |
|
// Let MCSectionMachO validate this. |
|
StringRef Segment, Section; |
|
unsigned TAA, StubSize; |
|
bool HasTAA; |
|
return llvm::MCSectionMachO::ParseSectionSpecifier(SR, Segment, Section, |
|
TAA, HasTAA, StubSize); |
|
} |
|
|
|
const char *getStaticInitSectionSpecifier() const override { |
|
// FIXME: We should return 0 when building kexts. |
|
return "__TEXT,__StaticInit,regular,pure_instructions"; |
|
} |
|
|
|
/// Darwin does not support protected visibility. Darwin's "default" |
|
/// is very similar to ELF's "protected"; Darwin requires a "weak" |
|
/// attribute on declarations that can be dynamically replaced. |
|
bool hasProtectedVisibility() const override { |
|
return false; |
|
} |
|
}; |
|
|
|
|
|
// DragonFlyBSD Target |
|
template<typename Target> |
|
class DragonFlyBSDTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// DragonFly defines; list based off of gcc output |
|
Builder.defineMacro("__DragonFly__"); |
|
Builder.defineMacro("__DragonFly_cc_version", "100001"); |
|
Builder.defineMacro("__ELF__"); |
|
Builder.defineMacro("__KPRINTF_ATTRIBUTE__"); |
|
Builder.defineMacro("__tune_i386__"); |
|
DefineStd(Builder, "unix", Opts); |
|
} |
|
public: |
|
DragonFlyBSDTargetInfo(const llvm::Triple &Triple) |
|
: OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
|
|
switch (Triple.getArch()) { |
|
default: |
|
case llvm::Triple::x86: |
|
case llvm::Triple::x86_64: |
|
this->MCountName = ".mcount"; |
|
break; |
|
} |
|
} |
|
}; |
|
|
|
// FreeBSD Target |
|
template<typename Target> |
|
class FreeBSDTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// FreeBSD defines; list based off of gcc output |
|
|
|
unsigned Release = Triple.getOSMajorVersion(); |
|
if (Release == 0U) |
|
Release = 8; |
|
|
|
Builder.defineMacro("__FreeBSD__", Twine(Release)); |
|
Builder.defineMacro("__FreeBSD_cc_version", Twine(Release * 100000U + 1U)); |
|
Builder.defineMacro("__KPRINTF_ATTRIBUTE__"); |
|
DefineStd(Builder, "unix", Opts); |
|
Builder.defineMacro("__ELF__"); |
|
|
|
// On FreeBSD, wchar_t contains the number of the code point as |
|
// used by the character set of the locale. These character sets are |
|
// not necessarily a superset of ASCII. |
|
// |
|
// FIXME: This is wrong; the macro refers to the numerical values |
|
// of wchar_t *literals*, which are not locale-dependent. However, |
|
// FreeBSD systems apparently depend on us getting this wrong, and |
|
// setting this to 1 is conforming even if all the basic source |
|
// character literals have the same encoding as char and wchar_t. |
|
Builder.defineMacro("__STDC_MB_MIGHT_NEQ_WC__", "1"); |
|
} |
|
public: |
|
FreeBSDTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
|
|
switch (Triple.getArch()) { |
|
default: |
|
case llvm::Triple::x86: |
|
case llvm::Triple::x86_64: |
|
this->MCountName = ".mcount"; |
|
break; |
|
case llvm::Triple::mips: |
|
case llvm::Triple::mipsel: |
|
case llvm::Triple::ppc: |
|
case llvm::Triple::ppc64: |
|
case llvm::Triple::ppc64le: |
|
this->MCountName = "_mcount"; |
|
break; |
|
case llvm::Triple::arm: |
|
this->MCountName = "__mcount"; |
|
break; |
|
} |
|
} |
|
}; |
|
|
|
// GNU/kFreeBSD Target |
|
template<typename Target> |
|
class KFreeBSDTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// GNU/kFreeBSD defines; list based off of gcc output |
|
|
|
DefineStd(Builder, "unix", Opts); |
|
Builder.defineMacro("__FreeBSD_kernel__"); |
|
Builder.defineMacro("__GLIBC__"); |
|
Builder.defineMacro("__ELF__"); |
|
if (Opts.POSIXThreads) |
|
Builder.defineMacro("_REENTRANT"); |
|
if (Opts.CPlusPlus) |
|
Builder.defineMacro("_GNU_SOURCE"); |
|
} |
|
public: |
|
KFreeBSDTargetInfo(const llvm::Triple &Triple) |
|
: OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
} |
|
}; |
|
|
|
// Minix Target |
|
template<typename Target> |
|
class MinixTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// Minix defines |
|
|
|
Builder.defineMacro("__minix", "3"); |
|
Builder.defineMacro("_EM_WSIZE", "4"); |
|
Builder.defineMacro("_EM_PSIZE", "4"); |
|
Builder.defineMacro("_EM_SSIZE", "2"); |
|
Builder.defineMacro("_EM_LSIZE", "4"); |
|
Builder.defineMacro("_EM_FSIZE", "4"); |
|
Builder.defineMacro("_EM_DSIZE", "8"); |
|
Builder.defineMacro("__ELF__"); |
|
DefineStd(Builder, "unix", Opts); |
|
} |
|
public: |
|
MinixTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
} |
|
}; |
|
|
|
// Linux target |
|
template<typename Target> |
|
class LinuxTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// Linux defines; list based off of gcc output |
|
DefineStd(Builder, "unix", Opts); |
|
DefineStd(Builder, "linux", Opts); |
|
Builder.defineMacro("__gnu_linux__"); |
|
Builder.defineMacro("__ELF__"); |
|
if (Triple.getEnvironment() == llvm::Triple::Android) { |
|
Builder.defineMacro("__ANDROID__", "1"); |
|
unsigned Maj, Min, Rev; |
|
Triple.getEnvironmentVersion(Maj, Min, Rev); |
|
this->PlatformName = "android"; |
|
this->PlatformMinVersion = VersionTuple(Maj, Min, Rev); |
|
} |
|
if (Opts.POSIXThreads) |
|
Builder.defineMacro("_REENTRANT"); |
|
if (Opts.CPlusPlus) |
|
Builder.defineMacro("_GNU_SOURCE"); |
|
} |
|
public: |
|
LinuxTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
this->WIntType = TargetInfo::UnsignedInt; |
|
|
|
switch (Triple.getArch()) { |
|
default: |
|
break; |
|
case llvm::Triple::ppc: |
|
case llvm::Triple::ppc64: |
|
case llvm::Triple::ppc64le: |
|
this->MCountName = "_mcount"; |
|
break; |
|
} |
|
} |
|
|
|
const char *getStaticInitSectionSpecifier() const override { |
|
return ".text.startup"; |
|
} |
|
}; |
|
|
|
// NetBSD Target |
|
template<typename Target> |
|
class NetBSDTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// NetBSD defines; list based off of gcc output |
|
Builder.defineMacro("__NetBSD__"); |
|
Builder.defineMacro("__unix__"); |
|
Builder.defineMacro("__ELF__"); |
|
if (Opts.POSIXThreads) |
|
Builder.defineMacro("_POSIX_THREADS"); |
|
|
|
switch (Triple.getArch()) { |
|
default: |
|
break; |
|
case llvm::Triple::arm: |
|
case llvm::Triple::armeb: |
|
case llvm::Triple::thumb: |
|
case llvm::Triple::thumbeb: |
|
Builder.defineMacro("__ARM_DWARF_EH__"); |
|
break; |
|
} |
|
} |
|
public: |
|
NetBSDTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
this->MCountName = "_mcount"; |
|
} |
|
}; |
|
|
|
// OpenBSD Target |
|
template<typename Target> |
|
class OpenBSDTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// OpenBSD defines; list based off of gcc output |
|
|
|
Builder.defineMacro("__OpenBSD__"); |
|
DefineStd(Builder, "unix", Opts); |
|
Builder.defineMacro("__ELF__"); |
|
if (Opts.POSIXThreads) |
|
Builder.defineMacro("_REENTRANT"); |
|
} |
|
public: |
|
OpenBSDTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
this->TLSSupported = false; |
|
|
|
switch (Triple.getArch()) { |
|
default: |
|
case llvm::Triple::x86: |
|
case llvm::Triple::x86_64: |
|
case llvm::Triple::arm: |
|
case llvm::Triple::sparc: |
|
this->MCountName = "__mcount"; |
|
break; |
|
case llvm::Triple::mips64: |
|
case llvm::Triple::mips64el: |
|
case llvm::Triple::ppc: |
|
case llvm::Triple::sparcv9: |
|
this->MCountName = "_mcount"; |
|
break; |
|
} |
|
} |
|
}; |
|
|
|
// Bitrig Target |
|
template<typename Target> |
|
class BitrigTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// Bitrig defines; list based off of gcc output |
|
|
|
Builder.defineMacro("__Bitrig__"); |
|
DefineStd(Builder, "unix", Opts); |
|
Builder.defineMacro("__ELF__"); |
|
if (Opts.POSIXThreads) |
|
Builder.defineMacro("_REENTRANT"); |
|
|
|
switch (Triple.getArch()) { |
|
default: |
|
break; |
|
case llvm::Triple::arm: |
|
case llvm::Triple::armeb: |
|
case llvm::Triple::thumb: |
|
case llvm::Triple::thumbeb: |
|
Builder.defineMacro("__ARM_DWARF_EH__"); |
|
break; |
|
} |
|
} |
|
public: |
|
BitrigTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
this->MCountName = "__mcount"; |
|
} |
|
}; |
|
|
|
// PSP Target |
|
template<typename Target> |
|
class PSPTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// PSP defines; list based on the output of the pspdev gcc toolchain. |
|
Builder.defineMacro("PSP"); |
|
Builder.defineMacro("_PSP"); |
|
Builder.defineMacro("__psp__"); |
|
Builder.defineMacro("__ELF__"); |
|
} |
|
public: |
|
PSPTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
} |
|
}; |
|
|
|
// PS3 PPU Target |
|
template<typename Target> |
|
class PS3PPUTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// PS3 PPU defines. |
|
Builder.defineMacro("__PPC__"); |
|
Builder.defineMacro("__PPU__"); |
|
Builder.defineMacro("__CELLOS_LV2__"); |
|
Builder.defineMacro("__ELF__"); |
|
Builder.defineMacro("__LP32__"); |
|
Builder.defineMacro("_ARCH_PPC64"); |
|
Builder.defineMacro("__powerpc64__"); |
|
} |
|
public: |
|
PS3PPUTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
this->LongWidth = this->LongAlign = 32; |
|
this->PointerWidth = this->PointerAlign = 32; |
|
this->IntMaxType = TargetInfo::SignedLongLong; |
|
this->Int64Type = TargetInfo::SignedLongLong; |
|
this->SizeType = TargetInfo::UnsignedInt; |
|
this->DataLayoutString = "E-m:e-p:32:32-i64:64-n32:64"; |
|
} |
|
}; |
|
|
|
template <typename Target> |
|
class PS4OSTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__FreeBSD__", "9"); |
|
Builder.defineMacro("__FreeBSD_cc_version", "900001"); |
|
Builder.defineMacro("__KPRINTF_ATTRIBUTE__"); |
|
DefineStd(Builder, "unix", Opts); |
|
Builder.defineMacro("__ELF__"); |
|
Builder.defineMacro("__PS4__"); |
|
} |
|
public: |
|
PS4OSTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->WCharType = this->UnsignedShort; |
|
|
|
// On PS4, TLS variable cannot be aligned to more than 32 bytes (256 bits). |
|
this->MaxTLSAlign = 256; |
|
this->UserLabelPrefix = ""; |
|
|
|
switch (Triple.getArch()) { |
|
default: |
|
case llvm::Triple::x86_64: |
|
this->MCountName = ".mcount"; |
|
break; |
|
} |
|
} |
|
}; |
|
|
|
// Solaris target |
|
template<typename Target> |
|
class SolarisTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "sun", Opts); |
|
DefineStd(Builder, "unix", Opts); |
|
Builder.defineMacro("__ELF__"); |
|
Builder.defineMacro("__svr4__"); |
|
Builder.defineMacro("__SVR4"); |
|
// Solaris headers require _XOPEN_SOURCE to be set to 600 for C99 and |
|
// newer, but to 500 for everything else. feature_test.h has a check to |
|
// ensure that you are not using C99 with an old version of X/Open or C89 |
|
// with a new version. |
|
if (Opts.C99) |
|
Builder.defineMacro("_XOPEN_SOURCE", "600"); |
|
else |
|
Builder.defineMacro("_XOPEN_SOURCE", "500"); |
|
if (Opts.CPlusPlus) |
|
Builder.defineMacro("__C99FEATURES__"); |
|
Builder.defineMacro("_LARGEFILE_SOURCE"); |
|
Builder.defineMacro("_LARGEFILE64_SOURCE"); |
|
Builder.defineMacro("__EXTENSIONS__"); |
|
Builder.defineMacro("_REENTRANT"); |
|
} |
|
public: |
|
SolarisTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
this->WCharType = this->SignedInt; |
|
// FIXME: WIntType should be SignedLong |
|
} |
|
}; |
|
|
|
// Windows target |
|
template<typename Target> |
|
class WindowsTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("_WIN32"); |
|
} |
|
void getVisualStudioDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const { |
|
if (Opts.CPlusPlus) { |
|
if (Opts.RTTIData) |
|
Builder.defineMacro("_CPPRTTI"); |
|
|
|
if (Opts.CXXExceptions) |
|
Builder.defineMacro("_CPPUNWIND"); |
|
} |
|
|
|
if (Opts.Bool) |
|
Builder.defineMacro("__BOOL_DEFINED"); |
|
|
|
if (!Opts.CharIsSigned) |
|
Builder.defineMacro("_CHAR_UNSIGNED"); |
|
|
|
// FIXME: POSIXThreads isn't exactly the option this should be defined for, |
|
// but it works for now. |
|
if (Opts.POSIXThreads) |
|
Builder.defineMacro("_MT"); |
|
|
|
if (Opts.MSCompatibilityVersion) { |
|
Builder.defineMacro("_MSC_VER", |
|
Twine(Opts.MSCompatibilityVersion / 100000)); |
|
Builder.defineMacro("_MSC_FULL_VER", Twine(Opts.MSCompatibilityVersion)); |
|
// FIXME We cannot encode the revision information into 32-bits |
|
Builder.defineMacro("_MSC_BUILD", Twine(1)); |
|
|
|
if (Opts.CPlusPlus11 && Opts.isCompatibleWithMSVC(LangOptions::MSVC2015)) |
|
Builder.defineMacro("_HAS_CHAR16_T_LANGUAGE_SUPPORT", Twine(1)); |
|
} |
|
|
|
if (Opts.MicrosoftExt) { |
|
Builder.defineMacro("_MSC_EXTENSIONS"); |
|
|
|
if (Opts.CPlusPlus11) { |
|
Builder.defineMacro("_RVALUE_REFERENCES_V2_SUPPORTED"); |
|
Builder.defineMacro("_RVALUE_REFERENCES_SUPPORTED"); |
|
Builder.defineMacro("_NATIVE_NULLPTR_SUPPORTED"); |
|
} |
|
} |
|
|
|
Builder.defineMacro("_INTEGRAL_MAX_BITS", "64"); |
|
} |
|
|
|
public: |
|
WindowsTargetInfo(const llvm::Triple &Triple) |
|
: OSTargetInfo<Target>(Triple) {} |
|
}; |
|
|
|
template <typename Target> |
|
class NaClTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
if (Opts.POSIXThreads) |
|
Builder.defineMacro("_REENTRANT"); |
|
if (Opts.CPlusPlus) |
|
Builder.defineMacro("_GNU_SOURCE"); |
|
|
|
DefineStd(Builder, "unix", Opts); |
|
Builder.defineMacro("__ELF__"); |
|
Builder.defineMacro("__native_client__"); |
|
} |
|
|
|
public: |
|
NaClTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
this->LongAlign = 32; |
|
this->LongWidth = 32; |
|
this->PointerAlign = 32; |
|
this->PointerWidth = 32; |
|
this->IntMaxType = TargetInfo::SignedLongLong; |
|
this->Int64Type = TargetInfo::SignedLongLong; |
|
this->DoubleAlign = 64; |
|
this->LongDoubleWidth = 64; |
|
this->LongDoubleAlign = 64; |
|
this->LongLongWidth = 64; |
|
this->LongLongAlign = 64; |
|
this->SizeType = TargetInfo::UnsignedInt; |
|
this->PtrDiffType = TargetInfo::SignedInt; |
|
this->IntPtrType = TargetInfo::SignedInt; |
|
// RegParmMax is inherited from the underlying architecture |
|
this->LongDoubleFormat = &llvm::APFloat::IEEEdouble; |
|
if (Triple.getArch() == llvm::Triple::arm) { |
|
// Handled in ARM's setABI(). |
|
} |
|
else if (Triple.getArch() == llvm::Triple::x86) { |
|
this->DataLayoutString = "e-m:e-p:32:32-i64:64-n8:16:32-S128"; |
|
} |
|
else if (Triple.getArch() == llvm::Triple::x86_64) { |
|
this->DataLayoutString = "e-m:e-p:32:32-i64:64-n8:16:32:64-S128"; |
|
} |
|
else if (Triple.getArch() == llvm::Triple::mipsel) { |
|
// Handled on mips' setDataLayoutString. |
|
} |
|
else { |
|
assert(Triple.getArch() == llvm::Triple::le32); |
|
this->DataLayoutString = "e-p:32:32-i64:64"; |
|
} |
|
} |
|
}; |
|
|
|
//===----------------------------------------------------------------------===// |
|
// Specific target implementations. |
|
//===----------------------------------------------------------------------===// |
|
|
|
// PPC abstract base class |
|
class PPCTargetInfo : public TargetInfo { |
|
static const Builtin::Info BuiltinInfo[]; |
|
static const char * const GCCRegNames[]; |
|
static const TargetInfo::GCCRegAlias GCCRegAliases[]; |
|
std::string CPU; |
|
|
|
// Target cpu features. |
|
bool HasVSX; |
|
bool HasP8Vector; |
|
bool HasP8Crypto; |
|
bool HasDirectMove; |
|
bool HasQPX; |
|
bool HasHTM; |
|
bool HasBPERMD; |
|
bool HasExtDiv; |
|
|
|
protected: |
|
std::string ABI; |
|
|
|
public: |
|
PPCTargetInfo(const llvm::Triple &Triple) |
|
: TargetInfo(Triple), HasVSX(false), HasP8Vector(false), |
|
HasP8Crypto(false), HasDirectMove(false), HasQPX(false), HasHTM(false), |
|
HasBPERMD(false), HasExtDiv(false) { |
|
BigEndian = (Triple.getArch() != llvm::Triple::ppc64le); |
|
SimdDefaultAlign = 128; |
|
LongDoubleWidth = LongDoubleAlign = 128; |
|
LongDoubleFormat = &llvm::APFloat::PPCDoubleDouble; |
|
} |
|
|
|
/// \brief Flags for architecture specific defines. |
|
typedef enum { |
|
ArchDefineNone = 0, |
|
ArchDefineName = 1 << 0, // <name> is substituted for arch name. |
|
ArchDefinePpcgr = 1 << 1, |
|
ArchDefinePpcsq = 1 << 2, |
|
ArchDefine440 = 1 << 3, |
|
ArchDefine603 = 1 << 4, |
|
ArchDefine604 = 1 << 5, |
|
ArchDefinePwr4 = 1 << 6, |
|
ArchDefinePwr5 = 1 << 7, |
|
ArchDefinePwr5x = 1 << 8, |
|
ArchDefinePwr6 = 1 << 9, |
|
ArchDefinePwr6x = 1 << 10, |
|
ArchDefinePwr7 = 1 << 11, |
|
ArchDefinePwr8 = 1 << 12, |
|
ArchDefineA2 = 1 << 13, |
|
ArchDefineA2q = 1 << 14 |
|
} ArchDefineTypes; |
|
|
|
// Note: GCC recognizes the following additional cpus: |
|
// 401, 403, 405, 405fp, 440fp, 464, 464fp, 476, 476fp, 505, 740, 801, |
|
// 821, 823, 8540, 8548, e300c2, e300c3, e500mc64, e6500, 860, cell, |
|
// titan, rs64. |
|
bool setCPU(const std::string &Name) override { |
|
bool CPUKnown = llvm::StringSwitch<bool>(Name) |
|
.Case("generic", true) |
|
.Case("440", true) |
|
.Case("450", true) |
|
.Case("601", true) |
|
.Case("602", true) |
|
.Case("603", true) |
|
.Case("603e", true) |
|
.Case("603ev", true) |
|
.Case("604", true) |
|
.Case("604e", true) |
|
.Case("620", true) |
|
.Case("630", true) |
|
.Case("g3", true) |
|
.Case("7400", true) |
|
.Case("g4", true) |
|
.Case("7450", true) |
|
.Case("g4+", true) |
|
.Case("750", true) |
|
.Case("970", true) |
|
.Case("g5", true) |
|
.Case("a2", true) |
|
.Case("a2q", true) |
|
.Case("e500mc", true) |
|
.Case("e5500", true) |
|
.Case("power3", true) |
|
.Case("pwr3", true) |
|
.Case("power4", true) |
|
.Case("pwr4", true) |
|
.Case("power5", true) |
|
.Case("pwr5", true) |
|
.Case("power5x", true) |
|
.Case("pwr5x", true) |
|
.Case("power6", true) |
|
.Case("pwr6", true) |
|
.Case("power6x", true) |
|
.Case("pwr6x", true) |
|
.Case("power7", true) |
|
.Case("pwr7", true) |
|
.Case("power8", true) |
|
.Case("pwr8", true) |
|
.Case("powerpc", true) |
|
.Case("ppc", true) |
|
.Case("powerpc64", true) |
|
.Case("ppc64", true) |
|
.Case("powerpc64le", true) |
|
.Case("ppc64le", true) |
|
.Default(false); |
|
|
|
if (CPUKnown) |
|
CPU = Name; |
|
|
|
return CPUKnown; |
|
} |
|
|
|
|
|
StringRef getABI() const override { return ABI; } |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::PPC::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
|
|
bool isCLZForZeroUndef() const override { return false; } |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override; |
|
|
|
void initDefaultFeatures(llvm::StringMap<bool> &Features) const override; |
|
|
|
bool handleTargetFeatures(std::vector<std::string> &Features, |
|
DiagnosticsEngine &Diags) override; |
|
bool hasFeature(StringRef Feature) const override; |
|
void setFeatureEnabled(llvm::StringMap<bool> &Features, StringRef Name, |
|
bool Enabled) const override; |
|
|
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override; |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override; |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const override { |
|
switch (*Name) { |
|
default: return false; |
|
case 'O': // Zero |
|
break; |
|
case 'b': // Base register |
|
case 'f': // Floating point register |
|
Info.setAllowsRegister(); |
|
break; |
|
// FIXME: The following are added to allow parsing. |
|
// I just took a guess at what the actions should be. |
|
// Also, is more specific checking needed? I.e. specific registers? |
|
case 'd': // Floating point register (containing 64-bit value) |
|
case 'v': // Altivec vector register |
|
Info.setAllowsRegister(); |
|
break; |
|
case 'w': |
|
switch (Name[1]) { |
|
case 'd':// VSX vector register to hold vector double data |
|
case 'f':// VSX vector register to hold vector float data |
|
case 's':// VSX vector register to hold scalar float data |
|
case 'a':// Any VSX register |
|
case 'c':// An individual CR bit |
|
break; |
|
default: |
|
return false; |
|
} |
|
Info.setAllowsRegister(); |
|
Name++; // Skip over 'w'. |
|
break; |
|
case 'h': // `MQ', `CTR', or `LINK' register |
|
case 'q': // `MQ' register |
|
case 'c': // `CTR' register |
|
case 'l': // `LINK' register |
|
case 'x': // `CR' register (condition register) number 0 |
|
case 'y': // `CR' register (condition register) |
|
case 'z': // `XER[CA]' carry bit (part of the XER register) |
|
Info.setAllowsRegister(); |
|
break; |
|
case 'I': // Signed 16-bit constant |
|
case 'J': // Unsigned 16-bit constant shifted left 16 bits |
|
// (use `L' instead for SImode constants) |
|
case 'K': // Unsigned 16-bit constant |
|
case 'L': // Signed 16-bit constant shifted left 16 bits |
|
case 'M': // Constant larger than 31 |
|
case 'N': // Exact power of 2 |
|
case 'P': // Constant whose negation is a signed 16-bit constant |
|
case 'G': // Floating point constant that can be loaded into a |
|
// register with one instruction per word |
|
case 'H': // Integer/Floating point constant that can be loaded |
|
// into a register using three instructions |
|
break; |
|
case 'm': // Memory operand. Note that on PowerPC targets, m can |
|
// include addresses that update the base register. It |
|
// is therefore only safe to use `m' in an asm statement |
|
// if that asm statement accesses the operand exactly once. |
|
// The asm statement must also use `%U<opno>' as a |
|
// placeholder for the "update" flag in the corresponding |
|
// load or store instruction. For example: |
|
// asm ("st%U0 %1,%0" : "=m" (mem) : "r" (val)); |
|
// is correct but: |
|
// asm ("st %1,%0" : "=m" (mem) : "r" (val)); |
|
// is not. Use es rather than m if you don't want the base |
|
// register to be updated. |
|
case 'e': |
|
if (Name[1] != 's') |
|
return false; |
|
// es: A "stable" memory operand; that is, one which does not |
|
// include any automodification of the base register. Unlike |
|
// `m', this constraint can be used in asm statements that |
|
// might access the operand several times, or that might not |
|
// access it at all. |
|
Info.setAllowsMemory(); |
|
Name++; // Skip over 'e'. |
|
break; |
|
case 'Q': // Memory operand that is an offset from a register (it is |
|
// usually better to use `m' or `es' in asm statements) |
|
case 'Z': // Memory operand that is an indexed or indirect from a |
|
// register (it is usually better to use `m' or `es' in |
|
// asm statements) |
|
Info.setAllowsMemory(); |
|
Info.setAllowsRegister(); |
|
break; |
|
case 'R': // AIX TOC entry |
|
case 'a': // Address operand that is an indexed or indirect from a |
|
// register (`p' is preferable for asm statements) |
|
case 'S': // Constant suitable as a 64-bit mask operand |
|
case 'T': // Constant suitable as a 32-bit mask operand |
|
case 'U': // System V Release 4 small data area reference |
|
case 't': // AND masks that can be performed by two rldic{l, r} |
|
// instructions |
|
case 'W': // Vector constant that does not require memory |
|
case 'j': // Vector constant that is all zeros. |
|
break; |
|
// End FIXME. |
|
} |
|
return true; |
|
} |
|
std::string convertConstraint(const char *&Constraint) const override { |
|
std::string R; |
|
switch (*Constraint) { |
|
case 'e': |
|
case 'w': |
|
// Two-character constraint; add "^" hint for later parsing. |
|
R = std::string("^") + std::string(Constraint, 2); |
|
Constraint++; |
|
break; |
|
default: |
|
return TargetInfo::convertConstraint(Constraint); |
|
} |
|
return R; |
|
} |
|
const char *getClobbers() const override { |
|
return ""; |
|
} |
|
int getEHDataRegisterNumber(unsigned RegNo) const override { |
|
if (RegNo == 0) return 3; |
|
if (RegNo == 1) return 4; |
|
return -1; |
|
} |
|
|
|
bool hasSjLjLowering() const override { |
|
return true; |
|
} |
|
|
|
bool useFloat128ManglingForLongDouble() const override { |
|
return LongDoubleWidth == 128 && |
|
LongDoubleFormat == &llvm::APFloat::PPCDoubleDouble && |
|
getTriple().isOSBinFormatELF(); |
|
} |
|
}; |
|
|
|
const Builtin::Info PPCTargetInfo::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#define LIBBUILTIN(ID, TYPE, ATTRS, HEADER) \ |
|
{ #ID, TYPE, ATTRS, HEADER, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsPPC.def" |
|
}; |
|
|
|
/// handleTargetFeatures - Perform initialization based on the user |
|
/// configured set of features. |
|
bool PPCTargetInfo::handleTargetFeatures(std::vector<std::string> &Features, |
|
DiagnosticsEngine &Diags) { |
|
for (unsigned i = 0, e = Features.size(); i != e; ++i) { |
|
// Ignore disabled features. |
|
if (Features[i][0] == '-') |
|
continue; |
|
|
|
StringRef Feature = StringRef(Features[i]).substr(1); |
|
|
|
if (Feature == "vsx") { |
|
HasVSX = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "bpermd") { |
|
HasBPERMD = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "extdiv") { |
|
HasExtDiv = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "power8-vector") { |
|
HasP8Vector = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "crypto") { |
|
HasP8Crypto = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "direct-move") { |
|
HasDirectMove = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "qpx") { |
|
HasQPX = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "htm") { |
|
HasHTM = true; |
|
continue; |
|
} |
|
|
|
// TODO: Finish this list and add an assert that we've handled them |
|
// all. |
|
} |
|
if (!HasVSX && (HasP8Vector || HasDirectMove)) { |
|
if (HasP8Vector) |
|
Diags.Report(diag::err_opt_not_valid_with_opt) << "-mpower8-vector" << |
|
"-mno-vsx"; |
|
else if (HasDirectMove) |
|
Diags.Report(diag::err_opt_not_valid_with_opt) << "-mdirect-move" << |
|
"-mno-vsx"; |
|
return false; |
|
} |
|
|
|
return true; |
|
} |
|
|
|
/// PPCTargetInfo::getTargetDefines - Return a set of the PowerPC-specific |
|
/// #defines that are not tied to a specific subtarget. |
|
void PPCTargetInfo::getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const { |
|
// Target identification. |
|
Builder.defineMacro("__ppc__"); |
|
Builder.defineMacro("__PPC__"); |
|
Builder.defineMacro("_ARCH_PPC"); |
|
Builder.defineMacro("__powerpc__"); |
|
Builder.defineMacro("__POWERPC__"); |
|
if (PointerWidth == 64) { |
|
Builder.defineMacro("_ARCH_PPC64"); |
|
Builder.defineMacro("__powerpc64__"); |
|
Builder.defineMacro("__ppc64__"); |
|
Builder.defineMacro("__PPC64__"); |
|
} |
|
|
|
// Target properties. |
|
if (getTriple().getArch() == llvm::Triple::ppc64le) { |
|
Builder.defineMacro("_LITTLE_ENDIAN"); |
|
} |
|
else { |
|
if (getTriple().getOS() != llvm::Triple::NetBSD && |
|
getTriple().getOS() != llvm::Triple::OpenBSD) |
|
Builder.defineMacro("_BIG_ENDIAN"); |
|
} |
|
|
|
// ABI options. |
|
if (ABI == "elfv1" || ABI == "elfv1-qpx") |
|
Builder.defineMacro("_CALL_ELF", "1"); |
|
if (ABI == "elfv2") |
|
Builder.defineMacro("_CALL_ELF", "2"); |
|
|
|
// Subtarget options. |
|
Builder.defineMacro("__NATURAL_ALIGNMENT__"); |
|
Builder.defineMacro("__REGISTER_PREFIX__", ""); |
|
|
|
// FIXME: Should be controlled by command line option. |
|
if (LongDoubleWidth == 128) |
|
Builder.defineMacro("__LONG_DOUBLE_128__"); |
|
|
|
if (Opts.AltiVec) { |
|
Builder.defineMacro("__VEC__", "10206"); |
|
Builder.defineMacro("__ALTIVEC__"); |
|
} |
|
|
|
// CPU identification. |
|
ArchDefineTypes defs = (ArchDefineTypes)llvm::StringSwitch<int>(CPU) |
|
.Case("440", ArchDefineName) |
|
.Case("450", ArchDefineName | ArchDefine440) |
|
.Case("601", ArchDefineName) |
|
.Case("602", ArchDefineName | ArchDefinePpcgr) |
|
.Case("603", ArchDefineName | ArchDefinePpcgr) |
|
.Case("603e", ArchDefineName | ArchDefine603 | ArchDefinePpcgr) |
|
.Case("603ev", ArchDefineName | ArchDefine603 | ArchDefinePpcgr) |
|
.Case("604", ArchDefineName | ArchDefinePpcgr) |
|
.Case("604e", ArchDefineName | ArchDefine604 | ArchDefinePpcgr) |
|
.Case("620", ArchDefineName | ArchDefinePpcgr) |
|
.Case("630", ArchDefineName | ArchDefinePpcgr) |
|
.Case("7400", ArchDefineName | ArchDefinePpcgr) |
|
.Case("7450", ArchDefineName | ArchDefinePpcgr) |
|
.Case("750", ArchDefineName | ArchDefinePpcgr) |
|
.Case("970", ArchDefineName | ArchDefinePwr4 | ArchDefinePpcgr |
|
| ArchDefinePpcsq) |
|
.Case("a2", ArchDefineA2) |
|
.Case("a2q", ArchDefineName | ArchDefineA2 | ArchDefineA2q) |
|
.Case("pwr3", ArchDefinePpcgr) |
|
.Case("pwr4", ArchDefineName | ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Case("pwr5", ArchDefineName | ArchDefinePwr4 | ArchDefinePpcgr |
|
| ArchDefinePpcsq) |
|
.Case("pwr5x", ArchDefineName | ArchDefinePwr5 | ArchDefinePwr4 |
|
| ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Case("pwr6", ArchDefineName | ArchDefinePwr5x | ArchDefinePwr5 |
|
| ArchDefinePwr4 | ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Case("pwr6x", ArchDefineName | ArchDefinePwr6 | ArchDefinePwr5x |
|
| ArchDefinePwr5 | ArchDefinePwr4 | ArchDefinePpcgr |
|
| ArchDefinePpcsq) |
|
.Case("pwr7", ArchDefineName | ArchDefinePwr6x | ArchDefinePwr6 |
|
| ArchDefinePwr5x | ArchDefinePwr5 | ArchDefinePwr4 |
|
| ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Case("pwr8", ArchDefineName | ArchDefinePwr7 | ArchDefinePwr6x |
|
| ArchDefinePwr6 | ArchDefinePwr5x | ArchDefinePwr5 |
|
| ArchDefinePwr4 | ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Case("power3", ArchDefinePpcgr) |
|
.Case("power4", ArchDefinePwr4 | ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Case("power5", ArchDefinePwr5 | ArchDefinePwr4 | ArchDefinePpcgr |
|
| ArchDefinePpcsq) |
|
.Case("power5x", ArchDefinePwr5x | ArchDefinePwr5 | ArchDefinePwr4 |
|
| ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Case("power6", ArchDefinePwr6 | ArchDefinePwr5x | ArchDefinePwr5 |
|
| ArchDefinePwr4 | ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Case("power6x", ArchDefinePwr6x | ArchDefinePwr6 | ArchDefinePwr5x |
|
| ArchDefinePwr5 | ArchDefinePwr4 | ArchDefinePpcgr |
|
| ArchDefinePpcsq) |
|
.Case("power7", ArchDefinePwr7 | ArchDefinePwr6x | ArchDefinePwr6 |
|
| ArchDefinePwr5x | ArchDefinePwr5 | ArchDefinePwr4 |
|
| ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Case("power8", ArchDefinePwr8 | ArchDefinePwr7 | ArchDefinePwr6x |
|
| ArchDefinePwr6 | ArchDefinePwr5x | ArchDefinePwr5 |
|
| ArchDefinePwr4 | ArchDefinePpcgr | ArchDefinePpcsq) |
|
.Default(ArchDefineNone); |
|
|
|
if (defs & ArchDefineName) |
|
Builder.defineMacro(Twine("_ARCH_", StringRef(CPU).upper())); |
|
if (defs & ArchDefinePpcgr) |
|
Builder.defineMacro("_ARCH_PPCGR"); |
|
if (defs & ArchDefinePpcsq) |
|
Builder.defineMacro("_ARCH_PPCSQ"); |
|
if (defs & ArchDefine440) |
|
Builder.defineMacro("_ARCH_440"); |
|
if (defs & ArchDefine603) |
|
Builder.defineMacro("_ARCH_603"); |
|
if (defs & ArchDefine604) |
|
Builder.defineMacro("_ARCH_604"); |
|
if (defs & ArchDefinePwr4) |
|
Builder.defineMacro("_ARCH_PWR4"); |
|
if (defs & ArchDefinePwr5) |
|
Builder.defineMacro("_ARCH_PWR5"); |
|
if (defs & ArchDefinePwr5x) |
|
Builder.defineMacro("_ARCH_PWR5X"); |
|
if (defs & ArchDefinePwr6) |
|
Builder.defineMacro("_ARCH_PWR6"); |
|
if (defs & ArchDefinePwr6x) |
|
Builder.defineMacro("_ARCH_PWR6X"); |
|
if (defs & ArchDefinePwr7) |
|
Builder.defineMacro("_ARCH_PWR7"); |
|
if (defs & ArchDefinePwr8) |
|
Builder.defineMacro("_ARCH_PWR8"); |
|
if (defs & ArchDefineA2) |
|
Builder.defineMacro("_ARCH_A2"); |
|
if (defs & ArchDefineA2q) { |
|
Builder.defineMacro("_ARCH_A2Q"); |
|
Builder.defineMacro("_ARCH_QP"); |
|
} |
|
|
|
if (getTriple().getVendor() == llvm::Triple::BGQ) { |
|
Builder.defineMacro("__bg__"); |
|
Builder.defineMacro("__THW_BLUEGENE__"); |
|
Builder.defineMacro("__bgq__"); |
|
Builder.defineMacro("__TOS_BGQ__"); |
|
} |
|
|
|
if (HasVSX) |
|
Builder.defineMacro("__VSX__"); |
|
if (HasP8Vector) |
|
Builder.defineMacro("__POWER8_VECTOR__"); |
|
if (HasP8Crypto) |
|
Builder.defineMacro("__CRYPTO__"); |
|
if (HasHTM) |
|
Builder.defineMacro("__HTM__"); |
|
if (getTriple().getArch() == llvm::Triple::ppc64le || |
|
(defs & ArchDefinePwr8) || (CPU == "pwr8")) { |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_1"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_2"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_4"); |
|
if (PointerWidth == 64) |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_8"); |
|
} |
|
|
|
// FIXME: The following are not yet generated here by Clang, but are |
|
// generated by GCC: |
|
// |
|
// _SOFT_FLOAT_ |
|
// __RECIP_PRECISION__ |
|
// __APPLE_ALTIVEC__ |
|
// __RECIP__ |
|
// __RECIPF__ |
|
// __RSQRTE__ |
|
// __RSQRTEF__ |
|
// _SOFT_DOUBLE_ |
|
// __NO_LWSYNC__ |
|
// __HAVE_BSWAP__ |
|
// __LONGDOUBLE128 |
|
// __CMODEL_MEDIUM__ |
|
// __CMODEL_LARGE__ |
|
// _CALL_SYSV |
|
// _CALL_DARWIN |
|
// __NO_FPRS__ |
|
} |
|
|
|
void PPCTargetInfo::initDefaultFeatures(llvm::StringMap<bool> &Features) const { |
|
Features["altivec"] = llvm::StringSwitch<bool>(CPU) |
|
.Case("7400", true) |
|
.Case("g4", true) |
|
.Case("7450", true) |
|
.Case("g4+", true) |
|
.Case("970", true) |
|
.Case("g5", true) |
|
.Case("pwr6", true) |
|
.Case("pwr7", true) |
|
.Case("pwr8", true) |
|
.Case("ppc64", true) |
|
.Case("ppc64le", true) |
|
.Default(false); |
|
|
|
Features["qpx"] = (CPU == "a2q"); |
|
Features["crypto"] = llvm::StringSwitch<bool>(CPU) |
|
.Case("ppc64le", true) |
|
.Case("pwr8", true) |
|
.Default(false); |
|
Features["power8-vector"] = llvm::StringSwitch<bool>(CPU) |
|
.Case("ppc64le", true) |
|
.Case("pwr8", true) |
|
.Default(false); |
|
Features["bpermd"] = llvm::StringSwitch<bool>(CPU) |
|
.Case("ppc64le", true) |
|
.Case("pwr8", true) |
|
.Case("pwr7", true) |
|
.Default(false); |
|
Features["extdiv"] = llvm::StringSwitch<bool>(CPU) |
|
.Case("ppc64le", true) |
|
.Case("pwr8", true) |
|
.Case("pwr7", true) |
|
.Default(false); |
|
Features["direct-move"] = llvm::StringSwitch<bool>(CPU) |
|
.Case("ppc64le", true) |
|
.Case("pwr8", true) |
|
.Default(false); |
|
Features["vsx"] = llvm::StringSwitch<bool>(CPU) |
|
.Case("ppc64le", true) |
|
.Case("pwr8", true) |
|
.Case("pwr7", true) |
|
.Default(false); |
|
} |
|
|
|
bool PPCTargetInfo::hasFeature(StringRef Feature) const { |
|
return llvm::StringSwitch<bool>(Feature) |
|
.Case("powerpc", true) |
|
.Case("vsx", HasVSX) |
|
.Case("power8-vector", HasP8Vector) |
|
.Case("crypto", HasP8Crypto) |
|
.Case("direct-move", HasDirectMove) |
|
.Case("qpx", HasQPX) |
|
.Case("htm", HasHTM) |
|
.Case("bpermd", HasBPERMD) |
|
.Case("extdiv", HasExtDiv) |
|
.Default(false); |
|
} |
|
|
|
/* There is no clear way for the target to know which of the features in the |
|
final feature vector came from defaults and which are actually specified by |
|
the user. To that end, we use the fact that this function is not called on |
|
default features - only user specified ones. By the first time this |
|
function is called, the default features are populated. |
|
We then keep track of the features that the user specified so that we |
|
can ensure we do not override a user's request (only defaults). |
|
For example: |
|
-mcpu=pwr8 -mno-vsx (should disable vsx and everything that depends on it) |
|
-mcpu=pwr8 -mdirect-move -mno-vsx (should actually be diagnosed) |
|
|
|
NOTE: Do not call this from PPCTargetInfo::initDefaultFeatures |
|
*/ |
|
void PPCTargetInfo::setFeatureEnabled(llvm::StringMap<bool> &Features, |
|
StringRef Name, bool Enabled) const { |
|
static llvm::StringMap<bool> ExplicitFeatures; |
|
ExplicitFeatures[Name] = Enabled; |
|
|
|
// At this point, -mno-vsx turns off the dependent features but we respect |
|
// the user's requests. |
|
if (!Enabled && Name == "vsx") { |
|
Features["direct-move"] = ExplicitFeatures["direct-move"]; |
|
Features["power8-vector"] = ExplicitFeatures["power8-vector"]; |
|
} |
|
if ((Enabled && Name == "power8-vector") || |
|
(Enabled && Name == "direct-move")) { |
|
if (ExplicitFeatures.find("vsx") == ExplicitFeatures.end()) { |
|
Features["vsx"] = true; |
|
} |
|
} |
|
Features[Name] = Enabled; |
|
} |
|
|
|
const char * const PPCTargetInfo::GCCRegNames[] = { |
|
"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", |
|
"r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", |
|
"r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", |
|
"r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31", |
|
"f0", "f1", "f2", "f3", "f4", "f5", "f6", "f7", |
|
"f8", "f9", "f10", "f11", "f12", "f13", "f14", "f15", |
|
"f16", "f17", "f18", "f19", "f20", "f21", "f22", "f23", |
|
"f24", "f25", "f26", "f27", "f28", "f29", "f30", "f31", |
|
"mq", "lr", "ctr", "ap", |
|
"cr0", "cr1", "cr2", "cr3", "cr4", "cr5", "cr6", "cr7", |
|
"xer", |
|
"v0", "v1", "v2", "v3", "v4", "v5", "v6", "v7", |
|
"v8", "v9", "v10", "v11", "v12", "v13", "v14", "v15", |
|
"v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23", |
|
"v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31", |
|
"vrsave", "vscr", |
|
"spe_acc", "spefscr", |
|
"sfp" |
|
}; |
|
|
|
void PPCTargetInfo::getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
|
|
const TargetInfo::GCCRegAlias PPCTargetInfo::GCCRegAliases[] = { |
|
// While some of these aliases do map to different registers |
|
// they still share the same register name. |
|
{ { "0" }, "r0" }, |
|
{ { "1" }, "r1" }, |
|
{ { "2" }, "r2" }, |
|
{ { "3" }, "r3" }, |
|
{ { "4" }, "r4" }, |
|
{ { "5" }, "r5" }, |
|
{ { "6" }, "r6" }, |
|
{ { "7" }, "r7" }, |
|
{ { "8" }, "r8" }, |
|
{ { "9" }, "r9" }, |
|
{ { "10" }, "r10" }, |
|
{ { "11" }, "r11" }, |
|
{ { "12" }, "r12" }, |
|
{ { "13" }, "r13" }, |
|
{ { "14" }, "r14" }, |
|
{ { "15" }, "r15" }, |
|
{ { "16" }, "r16" }, |
|
{ { "17" }, "r17" }, |
|
{ { "18" }, "r18" }, |
|
{ { "19" }, "r19" }, |
|
{ { "20" }, "r20" }, |
|
{ { "21" }, "r21" }, |
|
{ { "22" }, "r22" }, |
|
{ { "23" }, "r23" }, |
|
{ { "24" }, "r24" }, |
|
{ { "25" }, "r25" }, |
|
{ { "26" }, "r26" }, |
|
{ { "27" }, "r27" }, |
|
{ { "28" }, "r28" }, |
|
{ { "29" }, "r29" }, |
|
{ { "30" }, "r30" }, |
|
{ { "31" }, "r31" }, |
|
{ { "fr0" }, "f0" }, |
|
{ { "fr1" }, "f1" }, |
|
{ { "fr2" }, "f2" }, |
|
{ { "fr3" }, "f3" }, |
|
{ { "fr4" }, "f4" }, |
|
{ { "fr5" }, "f5" }, |
|
{ { "fr6" }, "f6" }, |
|
{ { "fr7" }, "f7" }, |
|
{ { "fr8" }, "f8" }, |
|
{ { "fr9" }, "f9" }, |
|
{ { "fr10" }, "f10" }, |
|
{ { "fr11" }, "f11" }, |
|
{ { "fr12" }, "f12" }, |
|
{ { "fr13" }, "f13" }, |
|
{ { "fr14" }, "f14" }, |
|
{ { "fr15" }, "f15" }, |
|
{ { "fr16" }, "f16" }, |
|
{ { "fr17" }, "f17" }, |
|
{ { "fr18" }, "f18" }, |
|
{ { "fr19" }, "f19" }, |
|
{ { "fr20" }, "f20" }, |
|
{ { "fr21" }, "f21" }, |
|
{ { "fr22" }, "f22" }, |
|
{ { "fr23" }, "f23" }, |
|
{ { "fr24" }, "f24" }, |
|
{ { "fr25" }, "f25" }, |
|
{ { "fr26" }, "f26" }, |
|
{ { "fr27" }, "f27" }, |
|
{ { "fr28" }, "f28" }, |
|
{ { "fr29" }, "f29" }, |
|
{ { "fr30" }, "f30" }, |
|
{ { "fr31" }, "f31" }, |
|
{ { "cc" }, "cr0" }, |
|
}; |
|
|
|
void PPCTargetInfo::getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const { |
|
Aliases = GCCRegAliases; |
|
NumAliases = llvm::array_lengthof(GCCRegAliases); |
|
} |
|
|
|
class PPC32TargetInfo : public PPCTargetInfo { |
|
public: |
|
PPC32TargetInfo(const llvm::Triple &Triple) : PPCTargetInfo(Triple) { |
|
DataLayoutString = "E-m:e-p:32:32-i64:64-n32"; |
|
|
|
switch (getTriple().getOS()) { |
|
case llvm::Triple::Linux: |
|
case llvm::Triple::FreeBSD: |
|
case llvm::Triple::NetBSD: |
|
SizeType = UnsignedInt; |
|
PtrDiffType = SignedInt; |
|
IntPtrType = SignedInt; |
|
break; |
|
default: |
|
break; |
|
} |
|
|
|
if (getTriple().getOS() == llvm::Triple::FreeBSD) { |
|
LongDoubleWidth = LongDoubleAlign = 64; |
|
LongDoubleFormat = &llvm::APFloat::IEEEdouble; |
|
} |
|
|
|
// PPC32 supports atomics up to 4 bytes. |
|
MaxAtomicPromoteWidth = MaxAtomicInlineWidth = 32; |
|
} |
|
|
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
// This is the ELF definition, and is overridden by the Darwin sub-target |
|
return TargetInfo::PowerABIBuiltinVaList; |
|
} |
|
}; |
|
|
|
// Note: ABI differences may eventually require us to have a separate |
|
// TargetInfo for little endian. |
|
class PPC64TargetInfo : public PPCTargetInfo { |
|
public: |
|
PPC64TargetInfo(const llvm::Triple &Triple) : PPCTargetInfo(Triple) { |
|
LongWidth = LongAlign = PointerWidth = PointerAlign = 64; |
|
IntMaxType = SignedLong; |
|
Int64Type = SignedLong; |
|
|
|
if ((Triple.getArch() == llvm::Triple::ppc64le)) { |
|
DataLayoutString = "e-m:e-i64:64-n32:64"; |
|
ABI = "elfv2"; |
|
} |
|
else { |
|
DataLayoutString = "E-m:e-i64:64-n32:64"; |
|
ABI = "elfv1"; |
|
} |
|
|
|
switch (getTriple().getOS()) { |
|
case llvm::Triple::FreeBSD: |
|
LongDoubleWidth = LongDoubleAlign = 64; |
|
LongDoubleFormat = &llvm::APFloat::IEEEdouble; |
|
break; |
|
case llvm::Triple::NetBSD: |
|
IntMaxType = SignedLongLong; |
|
Int64Type = SignedLongLong; |
|
break; |
|
default: |
|
break; |
|
} |
|
|
|
// PPC64 supports atomics up to 8 bytes. |
|
MaxAtomicPromoteWidth = MaxAtomicInlineWidth = 64; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
// PPC64 Linux-specific ABI options. |
|
bool setABI(const std::string &Name) override { |
|
if (Name == "elfv1" || Name == "elfv1-qpx" || Name == "elfv2") { |
|
ABI = Name; |
|
return true; |
|
} |
|
return false; |
|
} |
|
}; |
|
|
|
class DarwinPPC32TargetInfo : |
|
public DarwinTargetInfo<PPC32TargetInfo> { |
|
public: |
|
DarwinPPC32TargetInfo(const llvm::Triple &Triple) |
|
: DarwinTargetInfo<PPC32TargetInfo>(Triple) { |
|
HasAlignMac68kSupport = true; |
|
BoolWidth = BoolAlign = 32; //XXX support -mone-byte-bool? |
|
PtrDiffType = SignedInt; // for http://llvm.org/bugs/show_bug.cgi?id=15726 |
|
LongLongAlign = 32; |
|
SuitableAlign = 128; |
|
DataLayoutString = "E-m:o-p:32:32-f64:32:64-n32"; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
}; |
|
|
|
class DarwinPPC64TargetInfo : |
|
public DarwinTargetInfo<PPC64TargetInfo> { |
|
public: |
|
DarwinPPC64TargetInfo(const llvm::Triple &Triple) |
|
: DarwinTargetInfo<PPC64TargetInfo>(Triple) { |
|
HasAlignMac68kSupport = true; |
|
SuitableAlign = 128; |
|
DataLayoutString = "E-m:o-i64:64-n32:64"; |
|
} |
|
}; |
|
|
|
static const unsigned NVPTXAddrSpaceMap[] = { |
|
1, // opencl_global |
|
3, // opencl_local |
|
4, // opencl_constant |
|
// FIXME: generic has to be added to the target |
|
0, // opencl_generic |
|
1, // cuda_device |
|
4, // cuda_constant |
|
3, // cuda_shared |
|
}; |
|
class NVPTXTargetInfo : public TargetInfo { |
|
static const char * const GCCRegNames[]; |
|
static const Builtin::Info BuiltinInfo[]; |
|
|
|
// The GPU profiles supported by the NVPTX backend |
|
enum GPUKind { |
|
GK_NONE, |
|
GK_SM20, |
|
GK_SM21, |
|
GK_SM30, |
|
GK_SM35, |
|
GK_SM37, |
|
} GPU; |
|
|
|
public: |
|
NVPTXTargetInfo(const llvm::Triple &Triple) : TargetInfo(Triple) { |
|
BigEndian = false; |
|
TLSSupported = false; |
|
LongWidth = LongAlign = 64; |
|
AddrSpaceMap = &NVPTXAddrSpaceMap; |
|
UseAddrSpaceMapMangling = true; |
|
// Define available target features |
|
// These must be defined in sorted order! |
|
NoAsmVariants = true; |
|
// Set the default GPU to sm20 |
|
GPU = GK_SM20; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__PTX__"); |
|
Builder.defineMacro("__NVPTX__"); |
|
if (Opts.CUDAIsDevice) { |
|
// Set __CUDA_ARCH__ for the GPU specified. |
|
std::string CUDAArchCode; |
|
switch (GPU) { |
|
case GK_SM20: |
|
CUDAArchCode = "200"; |
|
break; |
|
case GK_SM21: |
|
CUDAArchCode = "210"; |
|
break; |
|
case GK_SM30: |
|
CUDAArchCode = "300"; |
|
break; |
|
case GK_SM35: |
|
CUDAArchCode = "350"; |
|
break; |
|
case GK_SM37: |
|
CUDAArchCode = "370"; |
|
break; |
|
default: |
|
llvm_unreachable("Unhandled target CPU"); |
|
} |
|
Builder.defineMacro("__CUDA_ARCH__", CUDAArchCode); |
|
} |
|
} |
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::NVPTX::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
bool hasFeature(StringRef Feature) const override { |
|
return Feature == "ptx" || Feature == "nvptx"; |
|
} |
|
|
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override; |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
// No aliases. |
|
Aliases = nullptr; |
|
NumAliases = 0; |
|
} |
|
bool |
|
validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const override { |
|
switch (*Name) { |
|
default: return false; |
|
case 'c': |
|
case 'h': |
|
case 'r': |
|
case 'l': |
|
case 'f': |
|
case 'd': |
|
Info.setAllowsRegister(); |
|
return true; |
|
} |
|
} |
|
const char *getClobbers() const override { |
|
// FIXME: Is this really right? |
|
return ""; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
// FIXME: implement |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
bool setCPU(const std::string &Name) override { |
|
GPU = llvm::StringSwitch<GPUKind>(Name) |
|
.Case("sm_20", GK_SM20) |
|
.Case("sm_21", GK_SM21) |
|
.Case("sm_30", GK_SM30) |
|
.Case("sm_35", GK_SM35) |
|
.Case("sm_37", GK_SM37) |
|
.Default(GK_NONE); |
|
|
|
return GPU != GK_NONE; |
|
} |
|
}; |
|
|
|
const Builtin::Info NVPTXTargetInfo::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#define LIBBUILTIN(ID, TYPE, ATTRS, HEADER) \ |
|
{ #ID, TYPE, ATTRS, HEADER, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsNVPTX.def" |
|
}; |
|
|
|
const char * const NVPTXTargetInfo::GCCRegNames[] = { |
|
"r0" |
|
}; |
|
|
|
void NVPTXTargetInfo::getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
|
|
class NVPTX32TargetInfo : public NVPTXTargetInfo { |
|
public: |
|
NVPTX32TargetInfo(const llvm::Triple &Triple) : NVPTXTargetInfo(Triple) { |
|
PointerWidth = PointerAlign = 32; |
|
SizeType = TargetInfo::UnsignedInt; |
|
PtrDiffType = TargetInfo::SignedInt; |
|
IntPtrType = TargetInfo::SignedInt; |
|
DataLayoutString = "e-p:32:32-i64:64-v16:16-v32:32-n16:32:64"; |
|
} |
|
}; |
|
|
|
class NVPTX64TargetInfo : public NVPTXTargetInfo { |
|
public: |
|
NVPTX64TargetInfo(const llvm::Triple &Triple) : NVPTXTargetInfo(Triple) { |
|
PointerWidth = PointerAlign = 64; |
|
SizeType = TargetInfo::UnsignedLong; |
|
PtrDiffType = TargetInfo::SignedLong; |
|
IntPtrType = TargetInfo::SignedLong; |
|
DataLayoutString = "e-i64:64-v16:16-v32:32-n16:32:64"; |
|
} |
|
}; |
|
|
|
static const unsigned AMDGPUAddrSpaceMap[] = { |
|
1, // opencl_global |
|
3, // opencl_local |
|
2, // opencl_constant |
|
4, // opencl_generic |
|
1, // cuda_device |
|
2, // cuda_constant |
|
3 // cuda_shared |
|
}; |
|
|
|
// If you edit the description strings, make sure you update |
|
// getPointerWidthV(). |
|
|
|
static const char *DataLayoutStringR600 = |
|
"e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128" |
|
"-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64"; |
|
|
|
static const char *DataLayoutStringR600DoubleOps = |
|
"e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128" |
|
"-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64"; |
|
|
|
static const char *DataLayoutStringSI = |
|
"e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-p24:64:64" |
|
"-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128" |
|
"-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64"; |
|
|
|
class AMDGPUTargetInfo : public TargetInfo { |
|
static const Builtin::Info BuiltinInfo[]; |
|
static const char * const GCCRegNames[]; |
|
|
|
/// \brief The GPU profiles supported by the AMDGPU target. |
|
enum GPUKind { |
|
GK_NONE, |
|
GK_R600, |
|
GK_R600_DOUBLE_OPS, |
|
GK_R700, |
|
GK_R700_DOUBLE_OPS, |
|
GK_EVERGREEN, |
|
GK_EVERGREEN_DOUBLE_OPS, |
|
GK_NORTHERN_ISLANDS, |
|
GK_CAYMAN, |
|
GK_SOUTHERN_ISLANDS, |
|
GK_SEA_ISLANDS, |
|
GK_VOLCANIC_ISLANDS |
|
} GPU; |
|
|
|
bool hasFP64 : 1; |
|
bool hasFMAF : 1; |
|
bool hasLDEXPF : 1; |
|
|
|
public: |
|
AMDGPUTargetInfo(const llvm::Triple &Triple) |
|
: TargetInfo(Triple) { |
|
|
|
if (Triple.getArch() == llvm::Triple::amdgcn) { |
|
DataLayoutString = DataLayoutStringSI; |
|
GPU = GK_SOUTHERN_ISLANDS; |
|
hasFP64 = true; |
|
hasFMAF = true; |
|
hasLDEXPF = true; |
|
} |
|
else { |
|
DataLayoutString = DataLayoutStringR600; |
|
GPU = GK_R600; |
|
hasFP64 = false; |
|
hasFMAF = false; |
|
hasLDEXPF = false; |
|
} |
|
AddrSpaceMap = &AMDGPUAddrSpaceMap; |
|
UseAddrSpaceMapMangling = true; |
|
} |
|
|
|
uint64_t getPointerWidthV(unsigned AddrSpace) const override { |
|
if (GPU <= GK_CAYMAN) |
|
return 32; |
|
|
|
switch (AddrSpace) { |
|
default: |
|
return 64; |
|
case 0: |
|
case 3: |
|
case 5: |
|
return 32; |
|
} |
|
} |
|
|
|
const char * getClobbers() const override { |
|
return ""; |
|
} |
|
|
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override; |
|
|
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
Aliases = nullptr; |
|
NumAliases = 0; |
|
} |
|
|
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &info) const override { |
|
return true; |
|
} |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::AMDGPU::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__R600__"); |
|
if (hasFMAF) |
|
Builder.defineMacro("__HAS_FMAF__"); |
|
if (hasLDEXPF) |
|
Builder.defineMacro("__HAS_LDEXPF__"); |
|
if (hasFP64 && Opts.OpenCL) |
|
Builder.defineMacro("cl_khr_fp64"); |
|
if (Opts.OpenCL) { |
|
if (GPU >= GK_NORTHERN_ISLANDS) { |
|
Builder.defineMacro("cl_khr_byte_addressable_store"); |
|
Builder.defineMacro("cl_khr_global_int32_base_atomics"); |
|
Builder.defineMacro("cl_khr_global_int32_extended_atomics"); |
|
Builder.defineMacro("cl_khr_local_int32_base_atomics"); |
|
Builder.defineMacro("cl_khr_local_int32_extended_atomics"); |
|
} |
|
} |
|
} |
|
|
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
|
|
bool setCPU(const std::string &Name) override { |
|
GPU = llvm::StringSwitch<GPUKind>(Name) |
|
.Case("r600", GK_R600) |
|
.Case("rv610", GK_R600) |
|
.Case("rv620", GK_R600) |
|
.Case("rv630", GK_R600) |
|
.Case("rv635", GK_R600) |
|
.Case("rs780", GK_R600) |
|
.Case("rs880", GK_R600) |
|
.Case("rv670", GK_R600_DOUBLE_OPS) |
|
.Case("rv710", GK_R700) |
|
.Case("rv730", GK_R700) |
|
.Case("rv740", GK_R700_DOUBLE_OPS) |
|
.Case("rv770", GK_R700_DOUBLE_OPS) |
|
.Case("palm", GK_EVERGREEN) |
|
.Case("cedar", GK_EVERGREEN) |
|
.Case("sumo", GK_EVERGREEN) |
|
.Case("sumo2", GK_EVERGREEN) |
|
.Case("redwood", GK_EVERGREEN) |
|
.Case("juniper", GK_EVERGREEN) |
|
.Case("hemlock", GK_EVERGREEN_DOUBLE_OPS) |
|
.Case("cypress", GK_EVERGREEN_DOUBLE_OPS) |
|
.Case("barts", GK_NORTHERN_ISLANDS) |
|
.Case("turks", GK_NORTHERN_ISLANDS) |
|
.Case("caicos", GK_NORTHERN_ISLANDS) |
|
.Case("cayman", GK_CAYMAN) |
|
.Case("aruba", GK_CAYMAN) |
|
.Case("tahiti", GK_SOUTHERN_ISLANDS) |
|
.Case("pitcairn", GK_SOUTHERN_ISLANDS) |
|
.Case("verde", GK_SOUTHERN_ISLANDS) |
|
.Case("oland", GK_SOUTHERN_ISLANDS) |
|
.Case("hainan", GK_SOUTHERN_ISLANDS) |
|
.Case("bonaire", GK_SEA_ISLANDS) |
|
.Case("kabini", GK_SEA_ISLANDS) |
|
.Case("kaveri", GK_SEA_ISLANDS) |
|
.Case("hawaii", GK_SEA_ISLANDS) |
|
.Case("mullins", GK_SEA_ISLANDS) |
|
.Case("tonga", GK_VOLCANIC_ISLANDS) |
|
.Case("iceland", GK_VOLCANIC_ISLANDS) |
|
.Case("carrizo", GK_VOLCANIC_ISLANDS) |
|
.Default(GK_NONE); |
|
|
|
if (GPU == GK_NONE) { |
|
return false; |
|
} |
|
|
|
// Set the correct data layout |
|
switch (GPU) { |
|
case GK_NONE: |
|
case GK_R600: |
|
case GK_R700: |
|
case GK_EVERGREEN: |
|
case GK_NORTHERN_ISLANDS: |
|
DataLayoutString = DataLayoutStringR600; |
|
hasFP64 = false; |
|
hasFMAF = false; |
|
hasLDEXPF = false; |
|
break; |
|
case GK_R600_DOUBLE_OPS: |
|
case GK_R700_DOUBLE_OPS: |
|
case GK_EVERGREEN_DOUBLE_OPS: |
|
case GK_CAYMAN: |
|
DataLayoutString = DataLayoutStringR600DoubleOps; |
|
hasFP64 = true; |
|
hasFMAF = true; |
|
hasLDEXPF = false; |
|
break; |
|
case GK_SOUTHERN_ISLANDS: |
|
case GK_SEA_ISLANDS: |
|
case GK_VOLCANIC_ISLANDS: |
|
DataLayoutString = DataLayoutStringSI; |
|
hasFP64 = true; |
|
hasFMAF = true; |
|
hasLDEXPF = true; |
|
break; |
|
} |
|
|
|
return true; |
|
} |
|
}; |
|
|
|
const Builtin::Info AMDGPUTargetInfo::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsAMDGPU.def" |
|
}; |
|
const char * const AMDGPUTargetInfo::GCCRegNames[] = { |
|
"v0", "v1", "v2", "v3", "v4", "v5", "v6", "v7", |
|
"v8", "v9", "v10", "v11", "v12", "v13", "v14", "v15", |
|
"v16", "v17", "v18", "v19", "v20", "v21", "v22", "v23", |
|
"v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31", |
|
"v32", "v33", "v34", "v35", "v36", "v37", "v38", "v39", |
|
"v40", "v41", "v42", "v43", "v44", "v45", "v46", "v47", |
|
"v48", "v49", "v50", "v51", "v52", "v53", "v54", "v55", |
|
"v56", "v57", "v58", "v59", "v60", "v61", "v62", "v63", |
|
"v64", "v65", "v66", "v67", "v68", "v69", "v70", "v71", |
|
"v72", "v73", "v74", "v75", "v76", "v77", "v78", "v79", |
|
"v80", "v81", "v82", "v83", "v84", "v85", "v86", "v87", |
|
"v88", "v89", "v90", "v91", "v92", "v93", "v94", "v95", |
|
"v96", "v97", "v98", "v99", "v100", "v101", "v102", "v103", |
|
"v104", "v105", "v106", "v107", "v108", "v109", "v110", "v111", |
|
"v112", "v113", "v114", "v115", "v116", "v117", "v118", "v119", |
|
"v120", "v121", "v122", "v123", "v124", "v125", "v126", "v127", |
|
"v128", "v129", "v130", "v131", "v132", "v133", "v134", "v135", |
|
"v136", "v137", "v138", "v139", "v140", "v141", "v142", "v143", |
|
"v144", "v145", "v146", "v147", "v148", "v149", "v150", "v151", |
|
"v152", "v153", "v154", "v155", "v156", "v157", "v158", "v159", |
|
"v160", "v161", "v162", "v163", "v164", "v165", "v166", "v167", |
|
"v168", "v169", "v170", "v171", "v172", "v173", "v174", "v175", |
|
"v176", "v177", "v178", "v179", "v180", "v181", "v182", "v183", |
|
"v184", "v185", "v186", "v187", "v188", "v189", "v190", "v191", |
|
"v192", "v193", "v194", "v195", "v196", "v197", "v198", "v199", |
|
"v200", "v201", "v202", "v203", "v204", "v205", "v206", "v207", |
|
"v208", "v209", "v210", "v211", "v212", "v213", "v214", "v215", |
|
"v216", "v217", "v218", "v219", "v220", "v221", "v222", "v223", |
|
"v224", "v225", "v226", "v227", "v228", "v229", "v230", "v231", |
|
"v232", "v233", "v234", "v235", "v236", "v237", "v238", "v239", |
|
"v240", "v241", "v242", "v243", "v244", "v245", "v246", "v247", |
|
"v248", "v249", "v250", "v251", "v252", "v253", "v254", "v255", |
|
"s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7", |
|
"s8", "s9", "s10", "s11", "s12", "s13", "s14", "s15", |
|
"s16", "s17", "s18", "s19", "s20", "s21", "s22", "s23", |
|
"s24", "s25", "s26", "s27", "s28", "s29", "s30", "s31", |
|
"s32", "s33", "s34", "s35", "s36", "s37", "s38", "s39", |
|
"s40", "s41", "s42", "s43", "s44", "s45", "s46", "s47", |
|
"s48", "s49", "s50", "s51", "s52", "s53", "s54", "s55", |
|
"s56", "s57", "s58", "s59", "s60", "s61", "s62", "s63", |
|
"s64", "s65", "s66", "s67", "s68", "s69", "s70", "s71", |
|
"s72", "s73", "s74", "s75", "s76", "s77", "s78", "s79", |
|
"s80", "s81", "s82", "s83", "s84", "s85", "s86", "s87", |
|
"s88", "s89", "s90", "s91", "s92", "s93", "s94", "s95", |
|
"s96", "s97", "s98", "s99", "s100", "s101", "s102", "s103", |
|
"s104", "s105", "s106", "s107", "s108", "s109", "s110", "s111", |
|
"s112", "s113", "s114", "s115", "s116", "s117", "s118", "s119", |
|
"s120", "s121", "s122", "s123", "s124", "s125", "s126", "s127" |
|
"exec", "vcc", "scc", "m0", "flat_scr", "exec_lo", "exec_hi", |
|
"vcc_lo", "vcc_hi", "flat_scr_lo", "flat_scr_hi" |
|
}; |
|
|
|
void AMDGPUTargetInfo::getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
|
|
// Namespace for x86 abstract base class |
|
const Builtin::Info BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#define LIBBUILTIN(ID, TYPE, ATTRS, HEADER) \ |
|
{ #ID, TYPE, ATTRS, HEADER, ALL_LANGUAGES, nullptr }, |
|
#define TARGET_BUILTIN(ID, TYPE, ATTRS, FEATURE) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, FEATURE }, |
|
#include "clang/Basic/BuiltinsX86.def" |
|
}; |
|
|
|
static const char* const GCCRegNames[] = { |
|
"ax", "dx", "cx", "bx", "si", "di", "bp", "sp", |
|
"st", "st(1)", "st(2)", "st(3)", "st(4)", "st(5)", "st(6)", "st(7)", |
|
"argp", "flags", "fpcr", "fpsr", "dirflag", "frame", |
|
"xmm0", "xmm1", "xmm2", "xmm3", "xmm4", "xmm5", "xmm6", "xmm7", |
|
"mm0", "mm1", "mm2", "mm3", "mm4", "mm5", "mm6", "mm7", |
|
"r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", |
|
"xmm8", "xmm9", "xmm10", "xmm11", "xmm12", "xmm13", "xmm14", "xmm15", |
|
"ymm0", "ymm1", "ymm2", "ymm3", "ymm4", "ymm5", "ymm6", "ymm7", |
|
"ymm8", "ymm9", "ymm10", "ymm11", "ymm12", "ymm13", "ymm14", "ymm15", |
|
}; |
|
|
|
const TargetInfo::AddlRegName AddlRegNames[] = { |
|
{ { "al", "ah", "eax", "rax" }, 0 }, |
|
{ { "bl", "bh", "ebx", "rbx" }, 3 }, |
|
{ { "cl", "ch", "ecx", "rcx" }, 2 }, |
|
{ { "dl", "dh", "edx", "rdx" }, 1 }, |
|
{ { "esi", "rsi" }, 4 }, |
|
{ { "edi", "rdi" }, 5 }, |
|
{ { "esp", "rsp" }, 7 }, |
|
{ { "ebp", "rbp" }, 6 }, |
|
}; |
|
|
|
// X86 target abstract base class; x86-32 and x86-64 are very close, so |
|
// most of the implementation can be shared. |
|
class X86TargetInfo : public TargetInfo { |
|
enum X86SSEEnum { |
|
NoSSE, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, AVX, AVX2, AVX512F |
|
} SSELevel; |
|
enum MMX3DNowEnum { |
|
NoMMX3DNow, MMX, AMD3DNow, AMD3DNowAthlon |
|
} MMX3DNowLevel; |
|
enum XOPEnum { |
|
NoXOP, |
|
SSE4A, |
|
FMA4, |
|
XOP |
|
} XOPLevel; |
|
|
|
bool HasAES; |
|
bool HasPCLMUL; |
|
bool HasLZCNT; |
|
bool HasRDRND; |
|
bool HasFSGSBASE; |
|
bool HasBMI; |
|
bool HasBMI2; |
|
bool HasPOPCNT; |
|
bool HasRTM; |
|
bool HasPRFCHW; |
|
bool HasRDSEED; |
|
bool HasADX; |
|
bool HasTBM; |
|
bool HasFMA; |
|
bool HasF16C; |
|
bool HasAVX512CD, HasAVX512ER, HasAVX512PF, HasAVX512DQ, HasAVX512BW, |
|
HasAVX512VL; |
|
bool HasSHA; |
|
bool HasCX16; |
|
|
|
/// \brief Enumeration of all of the X86 CPUs supported by Clang. |
|
/// |
|
/// Each enumeration represents a particular CPU supported by Clang. These |
|
/// loosely correspond to the options passed to '-march' or '-mtune' flags. |
|
enum CPUKind { |
|
CK_Generic, |
|
|
|
/// \name i386 |
|
/// i386-generation processors. |
|
//@{ |
|
CK_i386, |
|
//@} |
|
|
|
/// \name i486 |
|
/// i486-generation processors. |
|
//@{ |
|
CK_i486, |
|
CK_WinChipC6, |
|
CK_WinChip2, |
|
CK_C3, |
|
//@} |
|
|
|
/// \name i586 |
|
/// i586-generation processors, P5 microarchitecture based. |
|
//@{ |
|
CK_i586, |
|
CK_Pentium, |
|
CK_PentiumMMX, |
|
//@} |
|
|
|
/// \name i686 |
|
/// i686-generation processors, P6 / Pentium M microarchitecture based. |
|
//@{ |
|
CK_i686, |
|
CK_PentiumPro, |
|
CK_Pentium2, |
|
CK_Pentium3, |
|
CK_Pentium3M, |
|
CK_PentiumM, |
|
CK_C3_2, |
|
|
|
/// This enumerator is a bit odd, as GCC no longer accepts -march=yonah. |
|
/// Clang however has some logic to suport this. |
|
// FIXME: Warn, deprecate, and potentially remove this. |
|
CK_Yonah, |
|
//@} |
|
|
|
/// \name Netburst |
|
/// Netburst microarchitecture based processors. |
|
//@{ |
|
CK_Pentium4, |
|
CK_Pentium4M, |
|
CK_Prescott, |
|
CK_Nocona, |
|
//@} |
|
|
|
/// \name Core |
|
/// Core microarchitecture based processors. |
|
//@{ |
|
CK_Core2, |
|
|
|
/// This enumerator, like \see CK_Yonah, is a bit odd. It is another |
|
/// codename which GCC no longer accepts as an option to -march, but Clang |
|
/// has some logic for recognizing it. |
|
// FIXME: Warn, deprecate, and potentially remove this. |
|
CK_Penryn, |
|
//@} |
|
|
|
/// \name Atom |
|
/// Atom processors |
|
//@{ |
|
CK_Bonnell, |
|
CK_Silvermont, |
|
//@} |
|
|
|
/// \name Nehalem |
|
/// Nehalem microarchitecture based processors. |
|
CK_Nehalem, |
|
|
|
/// \name Westmere |
|
/// Westmere microarchitecture based processors. |
|
CK_Westmere, |
|
|
|
/// \name Sandy Bridge |
|
/// Sandy Bridge microarchitecture based processors. |
|
CK_SandyBridge, |
|
|
|
/// \name Ivy Bridge |
|
/// Ivy Bridge microarchitecture based processors. |
|
CK_IvyBridge, |
|
|
|
/// \name Haswell |
|
/// Haswell microarchitecture based processors. |
|
CK_Haswell, |
|
|
|
/// \name Broadwell |
|
/// Broadwell microarchitecture based processors. |
|
CK_Broadwell, |
|
|
|
/// \name Skylake |
|
/// Skylake microarchitecture based processors. |
|
CK_Skylake, |
|
|
|
/// \name Knights Landing |
|
/// Knights Landing processor. |
|
CK_KNL, |
|
|
|
/// \name K6 |
|
/// K6 architecture processors. |
|
//@{ |
|
CK_K6, |
|
CK_K6_2, |
|
CK_K6_3, |
|
//@} |
|
|
|
/// \name K7 |
|
/// K7 architecture processors. |
|
//@{ |
|
CK_Athlon, |
|
CK_AthlonThunderbird, |
|
CK_Athlon4, |
|
CK_AthlonXP, |
|
CK_AthlonMP, |
|
//@} |
|
|
|
/// \name K8 |
|
/// K8 architecture processors. |
|
//@{ |
|
CK_Athlon64, |
|
CK_Athlon64SSE3, |
|
CK_AthlonFX, |
|
CK_K8, |
|
CK_K8SSE3, |
|
CK_Opteron, |
|
CK_OpteronSSE3, |
|
CK_AMDFAM10, |
|
//@} |
|
|
|
/// \name Bobcat |
|
/// Bobcat architecture processors. |
|
//@{ |
|
CK_BTVER1, |
|
CK_BTVER2, |
|
//@} |
|
|
|
/// \name Bulldozer |
|
/// Bulldozer architecture processors. |
|
//@{ |
|
CK_BDVER1, |
|
CK_BDVER2, |
|
CK_BDVER3, |
|
CK_BDVER4, |
|
//@} |
|
|
|
/// This specification is deprecated and will be removed in the future. |
|
/// Users should prefer \see CK_K8. |
|
// FIXME: Warn on this when the CPU is set to it. |
|
//@{ |
|
CK_x86_64, |
|
//@} |
|
|
|
/// \name Geode |
|
/// Geode processors. |
|
//@{ |
|
CK_Geode |
|
//@} |
|
} CPU; |
|
|
|
enum FPMathKind { |
|
FP_Default, |
|
FP_SSE, |
|
FP_387 |
|
} FPMath; |
|
|
|
public: |
|
X86TargetInfo(const llvm::Triple &Triple) |
|
: TargetInfo(Triple), SSELevel(NoSSE), MMX3DNowLevel(NoMMX3DNow), |
|
XOPLevel(NoXOP), HasAES(false), HasPCLMUL(false), HasLZCNT(false), |
|
HasRDRND(false), HasFSGSBASE(false), HasBMI(false), HasBMI2(false), |
|
HasPOPCNT(false), HasRTM(false), HasPRFCHW(false), HasRDSEED(false), |
|
HasADX(false), HasTBM(false), HasFMA(false), HasF16C(false), |
|
HasAVX512CD(false), HasAVX512ER(false), HasAVX512PF(false), |
|
HasAVX512DQ(false), HasAVX512BW(false), HasAVX512VL(false), |
|
HasSHA(false), HasCX16(false), CPU(CK_Generic), FPMath(FP_Default) { |
|
BigEndian = false; |
|
LongDoubleFormat = &llvm::APFloat::x87DoubleExtended; |
|
} |
|
unsigned getFloatEvalMethod() const override { |
|
// X87 evaluates with 80 bits "long double" precision. |
|
return SSELevel == NoSSE ? 2 : 0; |
|
} |
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::X86::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
Aliases = nullptr; |
|
NumAliases = 0; |
|
} |
|
void getGCCAddlRegNames(const AddlRegName *&Names, |
|
unsigned &NumNames) const override { |
|
Names = AddlRegNames; |
|
NumNames = llvm::array_lengthof(AddlRegNames); |
|
} |
|
bool validateCpuSupports(StringRef Name) const override; |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &info) const override; |
|
|
|
bool validateOutputSize(StringRef Constraint, unsigned Size) const override; |
|
|
|
bool validateInputSize(StringRef Constraint, unsigned Size) const override; |
|
|
|
virtual bool validateOperandSize(StringRef Constraint, unsigned Size) const; |
|
|
|
std::string convertConstraint(const char *&Constraint) const override; |
|
const char *getClobbers() const override { |
|
return "~{dirflag},~{fpsr},~{flags}"; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override; |
|
static void setSSELevel(llvm::StringMap<bool> &Features, X86SSEEnum Level, |
|
bool Enabled); |
|
static void setMMXLevel(llvm::StringMap<bool> &Features, MMX3DNowEnum Level, |
|
bool Enabled); |
|
static void setXOPLevel(llvm::StringMap<bool> &Features, XOPEnum Level, |
|
bool Enabled); |
|
void setFeatureEnabled(llvm::StringMap<bool> &Features, |
|
StringRef Name, bool Enabled) const override { |
|
setFeatureEnabledImpl(Features, Name, Enabled); |
|
} |
|
// This exists purely to cut down on the number of virtual calls in |
|
// initDefaultFeatures which calls this repeatedly. |
|
static void setFeatureEnabledImpl(llvm::StringMap<bool> &Features, |
|
StringRef Name, bool Enabled); |
|
void initDefaultFeatures(llvm::StringMap<bool> &Features) const override; |
|
bool hasFeature(StringRef Feature) const override; |
|
bool handleTargetFeatures(std::vector<std::string> &Features, |
|
DiagnosticsEngine &Diags) override; |
|
StringRef getABI() const override { |
|
if (getTriple().getArch() == llvm::Triple::x86_64 && SSELevel >= AVX512F) |
|
return "avx512"; |
|
else if (getTriple().getArch() == llvm::Triple::x86_64 && SSELevel >= AVX) |
|
return "avx"; |
|
else if (getTriple().getArch() == llvm::Triple::x86 && |
|
MMX3DNowLevel == NoMMX3DNow) |
|
return "no-mmx"; |
|
return ""; |
|
} |
|
bool setCPU(const std::string &Name) override { |
|
CPU = llvm::StringSwitch<CPUKind>(Name) |
|
.Case("i386", CK_i386) |
|
.Case("i486", CK_i486) |
|
.Case("winchip-c6", CK_WinChipC6) |
|
.Case("winchip2", CK_WinChip2) |
|
.Case("c3", CK_C3) |
|
.Case("i586", CK_i586) |
|
.Case("pentium", CK_Pentium) |
|
.Case("pentium-mmx", CK_PentiumMMX) |
|
.Case("i686", CK_i686) |
|
.Case("pentiumpro", CK_PentiumPro) |
|
.Case("pentium2", CK_Pentium2) |
|
.Case("pentium3", CK_Pentium3) |
|
.Case("pentium3m", CK_Pentium3M) |
|
.Case("pentium-m", CK_PentiumM) |
|
.Case("c3-2", CK_C3_2) |
|
.Case("yonah", CK_Yonah) |
|
.Case("pentium4", CK_Pentium4) |
|
.Case("pentium4m", CK_Pentium4M) |
|
.Case("prescott", CK_Prescott) |
|
.Case("nocona", CK_Nocona) |
|
.Case("core2", CK_Core2) |
|
.Case("penryn", CK_Penryn) |
|
.Case("bonnell", CK_Bonnell) |
|
.Case("atom", CK_Bonnell) // Legacy name. |
|
.Case("silvermont", CK_Silvermont) |
|
.Case("slm", CK_Silvermont) // Legacy name. |
|
.Case("nehalem", CK_Nehalem) |
|
.Case("corei7", CK_Nehalem) // Legacy name. |
|
.Case("westmere", CK_Westmere) |
|
.Case("sandybridge", CK_SandyBridge) |
|
.Case("corei7-avx", CK_SandyBridge) // Legacy name. |
|
.Case("ivybridge", CK_IvyBridge) |
|
.Case("core-avx-i", CK_IvyBridge) // Legacy name. |
|
.Case("haswell", CK_Haswell) |
|
.Case("core-avx2", CK_Haswell) // Legacy name. |
|
.Case("broadwell", CK_Broadwell) |
|
.Case("skylake", CK_Skylake) |
|
.Case("skx", CK_Skylake) // Legacy name. |
|
.Case("knl", CK_KNL) |
|
.Case("k6", CK_K6) |
|
.Case("k6-2", CK_K6_2) |
|
.Case("k6-3", CK_K6_3) |
|
.Case("athlon", CK_Athlon) |
|
.Case("athlon-tbird", CK_AthlonThunderbird) |
|
.Case("athlon-4", CK_Athlon4) |
|
.Case("athlon-xp", CK_AthlonXP) |
|
.Case("athlon-mp", CK_AthlonMP) |
|
.Case("athlon64", CK_Athlon64) |
|
.Case("athlon64-sse3", CK_Athlon64SSE3) |
|
.Case("athlon-fx", CK_AthlonFX) |
|
.Case("k8", CK_K8) |
|
.Case("k8-sse3", CK_K8SSE3) |
|
.Case("opteron", CK_Opteron) |
|
.Case("opteron-sse3", CK_OpteronSSE3) |
|
.Case("barcelona", CK_AMDFAM10) |
|
.Case("amdfam10", CK_AMDFAM10) |
|
.Case("btver1", CK_BTVER1) |
|
.Case("btver2", CK_BTVER2) |
|
.Case("bdver1", CK_BDVER1) |
|
.Case("bdver2", CK_BDVER2) |
|
.Case("bdver3", CK_BDVER3) |
|
.Case("bdver4", CK_BDVER4) |
|
.Case("x86-64", CK_x86_64) |
|
.Case("geode", CK_Geode) |
|
.Default(CK_Generic); |
|
|
|
// Perform any per-CPU checks necessary to determine if this CPU is |
|
// acceptable. |
|
// FIXME: This results in terrible diagnostics. Clang just says the CPU is |
|
// invalid without explaining *why*. |
|
switch (CPU) { |
|
case CK_Generic: |
|
// No processor selected! |
|
return false; |
|
|
|
case CK_i386: |
|
case CK_i486: |
|
case CK_WinChipC6: |
|
case CK_WinChip2: |
|
case CK_C3: |
|
case CK_i586: |
|
case CK_Pentium: |
|
case CK_PentiumMMX: |
|
case CK_i686: |
|
case CK_PentiumPro: |
|
case CK_Pentium2: |
|
case CK_Pentium3: |
|
case CK_Pentium3M: |
|
case CK_PentiumM: |
|
case CK_Yonah: |
|
case CK_C3_2: |
|
case CK_Pentium4: |
|
case CK_Pentium4M: |
|
case CK_Prescott: |
|
case CK_K6: |
|
case CK_K6_2: |
|
case CK_K6_3: |
|
case CK_Athlon: |
|
case CK_AthlonThunderbird: |
|
case CK_Athlon4: |
|
case CK_AthlonXP: |
|
case CK_AthlonMP: |
|
case CK_Geode: |
|
// Only accept certain architectures when compiling in 32-bit mode. |
|
if (getTriple().getArch() != llvm::Triple::x86) |
|
return false; |
|
|
|
// Fallthrough |
|
case CK_Nocona: |
|
case CK_Core2: |
|
case CK_Penryn: |
|
case CK_Bonnell: |
|
case CK_Silvermont: |
|
case CK_Nehalem: |
|
case CK_Westmere: |
|
case CK_SandyBridge: |
|
case CK_IvyBridge: |
|
case CK_Haswell: |
|
case CK_Broadwell: |
|
case CK_Skylake: |
|
case CK_KNL: |
|
case CK_Athlon64: |
|
case CK_Athlon64SSE3: |
|
case CK_AthlonFX: |
|
case CK_K8: |
|
case CK_K8SSE3: |
|
case CK_Opteron: |
|
case CK_OpteronSSE3: |
|
case CK_AMDFAM10: |
|
case CK_BTVER1: |
|
case CK_BTVER2: |
|
case CK_BDVER1: |
|
case CK_BDVER2: |
|
case CK_BDVER3: |
|
case CK_BDVER4: |
|
case CK_x86_64: |
|
return true; |
|
} |
|
llvm_unreachable("Unhandled CPU kind"); |
|
} |
|
|
|
bool setFPMath(StringRef Name) override; |
|
|
|
CallingConvCheckResult checkCallingConvention(CallingConv CC) const override { |
|
// We accept all non-ARM calling conventions |
|
return (CC == CC_X86ThisCall || |
|
CC == CC_X86FastCall || |
|
CC == CC_X86StdCall || |
|
CC == CC_X86VectorCall || |
|
CC == CC_C || |
|
CC == CC_X86Pascal || |
|
CC == CC_IntelOclBicc) ? CCCR_OK : CCCR_Warning; |
|
} |
|
|
|
CallingConv getDefaultCallingConv(CallingConvMethodType MT) const override { |
|
return MT == CCMT_Member ? CC_X86ThisCall : CC_C; |
|
} |
|
|
|
bool hasSjLjLowering() const override { |
|
return true; |
|
} |
|
}; |
|
|
|
bool X86TargetInfo::setFPMath(StringRef Name) { |
|
if (Name == "387") { |
|
FPMath = FP_387; |
|
return true; |
|
} |
|
if (Name == "sse") { |
|
FPMath = FP_SSE; |
|
return true; |
|
} |
|
return false; |
|
} |
|
|
|
void X86TargetInfo::initDefaultFeatures(llvm::StringMap<bool> &Features) const { |
|
// FIXME: This *really* should not be here. |
|
|
|
// X86_64 always has SSE2. |
|
if (getTriple().getArch() == llvm::Triple::x86_64) |
|
setFeatureEnabledImpl(Features, "sse2", true); |
|
|
|
switch (CPU) { |
|
case CK_Generic: |
|
case CK_i386: |
|
case CK_i486: |
|
case CK_i586: |
|
case CK_Pentium: |
|
case CK_i686: |
|
case CK_PentiumPro: |
|
break; |
|
case CK_PentiumMMX: |
|
case CK_Pentium2: |
|
case CK_K6: |
|
case CK_WinChipC6: |
|
setFeatureEnabledImpl(Features, "mmx", true); |
|
break; |
|
case CK_Pentium3: |
|
case CK_Pentium3M: |
|
case CK_C3_2: |
|
setFeatureEnabledImpl(Features, "sse", true); |
|
break; |
|
case CK_PentiumM: |
|
case CK_Pentium4: |
|
case CK_Pentium4M: |
|
case CK_x86_64: |
|
setFeatureEnabledImpl(Features, "sse2", true); |
|
break; |
|
case CK_Yonah: |
|
case CK_Prescott: |
|
case CK_Nocona: |
|
setFeatureEnabledImpl(Features, "sse3", true); |
|
setFeatureEnabledImpl(Features, "cx16", true); |
|
break; |
|
case CK_Core2: |
|
case CK_Bonnell: |
|
setFeatureEnabledImpl(Features, "ssse3", true); |
|
setFeatureEnabledImpl(Features, "cx16", true); |
|
break; |
|
case CK_Penryn: |
|
setFeatureEnabledImpl(Features, "sse4.1", true); |
|
setFeatureEnabledImpl(Features, "cx16", true); |
|
break; |
|
case CK_Skylake: |
|
setFeatureEnabledImpl(Features, "avx512f", true); |
|
setFeatureEnabledImpl(Features, "avx512cd", true); |
|
setFeatureEnabledImpl(Features, "avx512dq", true); |
|
setFeatureEnabledImpl(Features, "avx512bw", true); |
|
setFeatureEnabledImpl(Features, "avx512vl", true); |
|
// FALLTHROUGH |
|
case CK_Broadwell: |
|
setFeatureEnabledImpl(Features, "rdseed", true); |
|
setFeatureEnabledImpl(Features, "adx", true); |
|
// FALLTHROUGH |
|
case CK_Haswell: |
|
setFeatureEnabledImpl(Features, "avx2", true); |
|
setFeatureEnabledImpl(Features, "lzcnt", true); |
|
setFeatureEnabledImpl(Features, "bmi", true); |
|
setFeatureEnabledImpl(Features, "bmi2", true); |
|
setFeatureEnabledImpl(Features, "rtm", true); |
|
setFeatureEnabledImpl(Features, "fma", true); |
|
// FALLTHROUGH |
|
case CK_IvyBridge: |
|
setFeatureEnabledImpl(Features, "rdrnd", true); |
|
setFeatureEnabledImpl(Features, "f16c", true); |
|
setFeatureEnabledImpl(Features, "fsgsbase", true); |
|
// FALLTHROUGH |
|
case CK_SandyBridge: |
|
setFeatureEnabledImpl(Features, "avx", true); |
|
// FALLTHROUGH |
|
case CK_Westmere: |
|
case CK_Silvermont: |
|
setFeatureEnabledImpl(Features, "aes", true); |
|
setFeatureEnabledImpl(Features, "pclmul", true); |
|
// FALLTHROUGH |
|
case CK_Nehalem: |
|
setFeatureEnabledImpl(Features, "sse4.2", true); |
|
setFeatureEnabledImpl(Features, "cx16", true); |
|
break; |
|
case CK_KNL: |
|
setFeatureEnabledImpl(Features, "avx512f", true); |
|
setFeatureEnabledImpl(Features, "avx512cd", true); |
|
setFeatureEnabledImpl(Features, "avx512er", true); |
|
setFeatureEnabledImpl(Features, "avx512pf", true); |
|
setFeatureEnabledImpl(Features, "rdseed", true); |
|
setFeatureEnabledImpl(Features, "adx", true); |
|
setFeatureEnabledImpl(Features, "lzcnt", true); |
|
setFeatureEnabledImpl(Features, "bmi", true); |
|
setFeatureEnabledImpl(Features, "bmi2", true); |
|
setFeatureEnabledImpl(Features, "rtm", true); |
|
setFeatureEnabledImpl(Features, "fma", true); |
|
setFeatureEnabledImpl(Features, "rdrnd", true); |
|
setFeatureEnabledImpl(Features, "f16c", true); |
|
setFeatureEnabledImpl(Features, "fsgsbase", true); |
|
setFeatureEnabledImpl(Features, "aes", true); |
|
setFeatureEnabledImpl(Features, "pclmul", true); |
|
setFeatureEnabledImpl(Features, "cx16", true); |
|
break; |
|
case CK_K6_2: |
|
case CK_K6_3: |
|
case CK_WinChip2: |
|
case CK_C3: |
|
setFeatureEnabledImpl(Features, "3dnow", true); |
|
break; |
|
case CK_Athlon: |
|
case CK_AthlonThunderbird: |
|
case CK_Geode: |
|
setFeatureEnabledImpl(Features, "3dnowa", true); |
|
break; |
|
case CK_Athlon4: |
|
case CK_AthlonXP: |
|
case CK_AthlonMP: |
|
setFeatureEnabledImpl(Features, "sse", true); |
|
setFeatureEnabledImpl(Features, "3dnowa", true); |
|
break; |
|
case CK_K8: |
|
case CK_Opteron: |
|
case CK_Athlon64: |
|
case CK_AthlonFX: |
|
setFeatureEnabledImpl(Features, "sse2", true); |
|
setFeatureEnabledImpl(Features, "3dnowa", true); |
|
break; |
|
case CK_AMDFAM10: |
|
setFeatureEnabledImpl(Features, "sse4a", true); |
|
setFeatureEnabledImpl(Features, "lzcnt", true); |
|
setFeatureEnabledImpl(Features, "popcnt", true); |
|
// FALLTHROUGH |
|
case CK_K8SSE3: |
|
case CK_OpteronSSE3: |
|
case CK_Athlon64SSE3: |
|
setFeatureEnabledImpl(Features, "sse3", true); |
|
setFeatureEnabledImpl(Features, "3dnowa", true); |
|
break; |
|
case CK_BTVER2: |
|
setFeatureEnabledImpl(Features, "avx", true); |
|
setFeatureEnabledImpl(Features, "aes", true); |
|
setFeatureEnabledImpl(Features, "pclmul", true); |
|
setFeatureEnabledImpl(Features, "bmi", true); |
|
setFeatureEnabledImpl(Features, "f16c", true); |
|
// FALLTHROUGH |
|
case CK_BTVER1: |
|
setFeatureEnabledImpl(Features, "ssse3", true); |
|
setFeatureEnabledImpl(Features, "sse4a", true); |
|
setFeatureEnabledImpl(Features, "lzcnt", true); |
|
setFeatureEnabledImpl(Features, "popcnt", true); |
|
setFeatureEnabledImpl(Features, "prfchw", true); |
|
setFeatureEnabledImpl(Features, "cx16", true); |
|
break; |
|
case CK_BDVER4: |
|
setFeatureEnabledImpl(Features, "avx2", true); |
|
setFeatureEnabledImpl(Features, "bmi2", true); |
|
// FALLTHROUGH |
|
case CK_BDVER3: |
|
setFeatureEnabledImpl(Features, "fsgsbase", true); |
|
// FALLTHROUGH |
|
case CK_BDVER2: |
|
setFeatureEnabledImpl(Features, "bmi", true); |
|
setFeatureEnabledImpl(Features, "fma", true); |
|
setFeatureEnabledImpl(Features, "f16c", true); |
|
setFeatureEnabledImpl(Features, "tbm", true); |
|
// FALLTHROUGH |
|
case CK_BDVER1: |
|
// xop implies avx, sse4a and fma4. |
|
setFeatureEnabledImpl(Features, "xop", true); |
|
setFeatureEnabledImpl(Features, "lzcnt", true); |
|
setFeatureEnabledImpl(Features, "aes", true); |
|
setFeatureEnabledImpl(Features, "pclmul", true); |
|
setFeatureEnabledImpl(Features, "prfchw", true); |
|
setFeatureEnabledImpl(Features, "cx16", true); |
|
break; |
|
} |
|
} |
|
|
|
void X86TargetInfo::setSSELevel(llvm::StringMap<bool> &Features, |
|
X86SSEEnum Level, bool Enabled) { |
|
if (Enabled) { |
|
switch (Level) { |
|
case AVX512F: |
|
Features["avx512f"] = true; |
|
case AVX2: |
|
Features["avx2"] = true; |
|
case AVX: |
|
Features["avx"] = true; |
|
case SSE42: |
|
Features["sse4.2"] = true; |
|
case SSE41: |
|
Features["sse4.1"] = true; |
|
case SSSE3: |
|
Features["ssse3"] = true; |
|
case SSE3: |
|
Features["sse3"] = true; |
|
case SSE2: |
|
Features["sse2"] = true; |
|
case SSE1: |
|
Features["sse"] = true; |
|
case NoSSE: |
|
break; |
|
} |
|
return; |
|
} |
|
|
|
switch (Level) { |
|
case NoSSE: |
|
case SSE1: |
|
Features["sse"] = false; |
|
case SSE2: |
|
Features["sse2"] = Features["pclmul"] = Features["aes"] = |
|
Features["sha"] = false; |
|
case SSE3: |
|
Features["sse3"] = false; |
|
setXOPLevel(Features, NoXOP, false); |
|
case SSSE3: |
|
Features["ssse3"] = false; |
|
case SSE41: |
|
Features["sse4.1"] = false; |
|
case SSE42: |
|
Features["sse4.2"] = false; |
|
case AVX: |
|
Features["fma"] = Features["avx"] = Features["f16c"] = false; |
|
setXOPLevel(Features, FMA4, false); |
|
case AVX2: |
|
Features["avx2"] = false; |
|
case AVX512F: |
|
Features["avx512f"] = Features["avx512cd"] = Features["avx512er"] = |
|
Features["avx512pf"] = Features["avx512dq"] = Features["avx512bw"] = |
|
Features["avx512vl"] = false; |
|
} |
|
} |
|
|
|
void X86TargetInfo::setMMXLevel(llvm::StringMap<bool> &Features, |
|
MMX3DNowEnum Level, bool Enabled) { |
|
if (Enabled) { |
|
switch (Level) { |
|
case AMD3DNowAthlon: |
|
Features["3dnowa"] = true; |
|
case AMD3DNow: |
|
Features["3dnow"] = true; |
|
case MMX: |
|
Features["mmx"] = true; |
|
case NoMMX3DNow: |
|
break; |
|
} |
|
return; |
|
} |
|
|
|
switch (Level) { |
|
case NoMMX3DNow: |
|
case MMX: |
|
Features["mmx"] = false; |
|
case AMD3DNow: |
|
Features["3dnow"] = false; |
|
case AMD3DNowAthlon: |
|
Features["3dnowa"] = false; |
|
} |
|
} |
|
|
|
void X86TargetInfo::setXOPLevel(llvm::StringMap<bool> &Features, XOPEnum Level, |
|
bool Enabled) { |
|
if (Enabled) { |
|
switch (Level) { |
|
case XOP: |
|
Features["xop"] = true; |
|
case FMA4: |
|
Features["fma4"] = true; |
|
setSSELevel(Features, AVX, true); |
|
case SSE4A: |
|
Features["sse4a"] = true; |
|
setSSELevel(Features, SSE3, true); |
|
case NoXOP: |
|
break; |
|
} |
|
return; |
|
} |
|
|
|
switch (Level) { |
|
case NoXOP: |
|
case SSE4A: |
|
Features["sse4a"] = false; |
|
case FMA4: |
|
Features["fma4"] = false; |
|
case XOP: |
|
Features["xop"] = false; |
|
} |
|
} |
|
|
|
void X86TargetInfo::setFeatureEnabledImpl(llvm::StringMap<bool> &Features, |
|
StringRef Name, bool Enabled) { |
|
// This is a bit of a hack to deal with the sse4 target feature when used |
|
// as part of the target attribute. We handle sse4 correctly everywhere |
|
// else. See below for more information on how we handle the sse4 options. |
|
if (Name != "sse4") |
|
Features[Name] = Enabled; |
|
|
|
if (Name == "mmx") { |
|
setMMXLevel(Features, MMX, Enabled); |
|
} |
|
else if (Name == "sse") { |
|
setSSELevel(Features, SSE1, Enabled); |
|
} |
|
else if (Name == "sse2") { |
|
setSSELevel(Features, SSE2, Enabled); |
|
} |
|
else if (Name == "sse3") { |
|
setSSELevel(Features, SSE3, Enabled); |
|
} |
|
else if (Name == "ssse3") { |
|
setSSELevel(Features, SSSE3, Enabled); |
|
} |
|
else if (Name == "sse4.2") { |
|
setSSELevel(Features, SSE42, Enabled); |
|
} |
|
else if (Name == "sse4.1") { |
|
setSSELevel(Features, SSE41, Enabled); |
|
} |
|
else if (Name == "3dnow") { |
|
setMMXLevel(Features, AMD3DNow, Enabled); |
|
} |
|
else if (Name == "3dnowa") { |
|
setMMXLevel(Features, AMD3DNowAthlon, Enabled); |
|
} |
|
else if (Name == "aes") { |
|
if (Enabled) |
|
setSSELevel(Features, SSE2, Enabled); |
|
} |
|
else if (Name == "pclmul") { |
|
if (Enabled) |
|
setSSELevel(Features, SSE2, Enabled); |
|
} |
|
else if (Name == "avx") { |
|
setSSELevel(Features, AVX, Enabled); |
|
} |
|
else if (Name == "avx2") { |
|
setSSELevel(Features, AVX2, Enabled); |
|
} |
|
else if (Name == "avx512f") { |
|
setSSELevel(Features, AVX512F, Enabled); |
|
} |
|
else if (Name == "avx512cd" || Name == "avx512er" || Name == "avx512pf" |
|
|| Name == "avx512dq" || Name == "avx512bw" || Name == "avx512vl") { |
|
if (Enabled) |
|
setSSELevel(Features, AVX512F, Enabled); |
|
} |
|
else if (Name == "fma") { |
|
if (Enabled) |
|
setSSELevel(Features, AVX, Enabled); |
|
} |
|
else if (Name == "fma4") { |
|
setXOPLevel(Features, FMA4, Enabled); |
|
} |
|
else if (Name == "xop") { |
|
setXOPLevel(Features, XOP, Enabled); |
|
} |
|
else if (Name == "sse4a") { |
|
setXOPLevel(Features, SSE4A, Enabled); |
|
} |
|
else if (Name == "f16c") { |
|
if (Enabled) |
|
setSSELevel(Features, AVX, Enabled); |
|
} |
|
else if (Name == "sha") { |
|
if (Enabled) |
|
setSSELevel(Features, SSE2, Enabled); |
|
} |
|
else if (Name == "sse4") { |
|
// We can get here via the __target__ attribute since that's not controlled |
|
// via the -msse4/-mno-sse4 command line alias. Handle this the same way |
|
// here - turn on the sse4.2 if enabled, turn off the sse4.1 level if |
|
// disabled. |
|
if (Enabled) |
|
setSSELevel(Features, SSE42, Enabled); |
|
else |
|
setSSELevel(Features, SSE41, Enabled); |
|
} |
|
} |
|
|
|
/// handleTargetFeatures - Perform initialization based on the user |
|
/// configured set of features. |
|
bool X86TargetInfo::handleTargetFeatures(std::vector<std::string> &Features, |
|
DiagnosticsEngine &Diags) { |
|
// Remember the maximum enabled sselevel. |
|
for (unsigned i = 0, e = Features.size(); i != e; ++i) { |
|
// Ignore disabled features. |
|
if (Features[i][0] == '-') |
|
continue; |
|
|
|
StringRef Feature = StringRef(Features[i]).substr(1); |
|
|
|
if (Feature == "aes") { |
|
HasAES = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "pclmul") { |
|
HasPCLMUL = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "lzcnt") { |
|
HasLZCNT = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "rdrnd") { |
|
HasRDRND = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "fsgsbase") { |
|
HasFSGSBASE = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "bmi") { |
|
HasBMI = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "bmi2") { |
|
HasBMI2 = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "popcnt") { |
|
HasPOPCNT = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "rtm") { |
|
HasRTM = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "prfchw") { |
|
HasPRFCHW = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "rdseed") { |
|
HasRDSEED = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "adx") { |
|
HasADX = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "tbm") { |
|
HasTBM = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "fma") { |
|
HasFMA = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "f16c") { |
|
HasF16C = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "avx512cd") { |
|
HasAVX512CD = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "avx512er") { |
|
HasAVX512ER = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "avx512pf") { |
|
HasAVX512PF = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "avx512dq") { |
|
HasAVX512DQ = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "avx512bw") { |
|
HasAVX512BW = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "avx512vl") { |
|
HasAVX512VL = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "sha") { |
|
HasSHA = true; |
|
continue; |
|
} |
|
|
|
if (Feature == "cx16") { |
|
HasCX16 = true; |
|
continue; |
|
} |
|
|
|
assert(Features[i][0] == '+' && "Invalid target feature!"); |
|
X86SSEEnum Level = llvm::StringSwitch<X86SSEEnum>(Feature) |
|
.Case("avx512f", AVX512F) |
|
.Case("avx2", AVX2) |
|
.Case("avx", AVX) |
|
.Case("sse4.2", SSE42) |
|
.Case("sse4.1", SSE41) |
|
.Case("ssse3", SSSE3) |
|
.Case("sse3", SSE3) |
|
.Case("sse2", SSE2) |
|
.Case("sse", SSE1) |
|
.Default(NoSSE); |
|
SSELevel = std::max(SSELevel, Level); |
|
|
|
MMX3DNowEnum ThreeDNowLevel = |
|
llvm::StringSwitch<MMX3DNowEnum>(Feature) |
|
.Case("3dnowa", AMD3DNowAthlon) |
|
.Case("3dnow", AMD3DNow) |
|
.Case("mmx", MMX) |
|
.Default(NoMMX3DNow); |
|
MMX3DNowLevel = std::max(MMX3DNowLevel, ThreeDNowLevel); |
|
|
|
XOPEnum XLevel = llvm::StringSwitch<XOPEnum>(Feature) |
|
.Case("xop", XOP) |
|
.Case("fma4", FMA4) |
|
.Case("sse4a", SSE4A) |
|
.Default(NoXOP); |
|
XOPLevel = std::max(XOPLevel, XLevel); |
|
} |
|
|
|
// Enable popcnt if sse4.2 is enabled and popcnt is not explicitly disabled. |
|
// Can't do this earlier because we need to be able to explicitly enable |
|
// popcnt and still disable sse4.2. |
|
if (!HasPOPCNT && SSELevel >= SSE42 && |
|
std::find(Features.begin(), Features.end(), "-popcnt") == Features.end()){ |
|
HasPOPCNT = true; |
|
Features.push_back("+popcnt"); |
|
} |
|
|
|
// Enable prfchw if 3DNow! is enabled and prfchw is not explicitly disabled. |
|
if (!HasPRFCHW && MMX3DNowLevel >= AMD3DNow && |
|
std::find(Features.begin(), Features.end(), "-prfchw") == Features.end()){ |
|
HasPRFCHW = true; |
|
Features.push_back("+prfchw"); |
|
} |
|
|
|
// LLVM doesn't have a separate switch for fpmath, so only accept it if it |
|
// matches the selected sse level. |
|
if (FPMath == FP_SSE && SSELevel < SSE1) { |
|
Diags.Report(diag::err_target_unsupported_fpmath) << "sse"; |
|
return false; |
|
} |
|
else if (FPMath == FP_387 && SSELevel >= SSE1) { |
|
Diags.Report(diag::err_target_unsupported_fpmath) << "387"; |
|
return false; |
|
} |
|
|
|
// Don't tell the backend if we're turning off mmx; it will end up disabling |
|
// SSE, which we don't want. |
|
// Additionally, if SSE is enabled and mmx is not explicitly disabled, |
|
// then enable MMX. |
|
std::vector<std::string>::iterator it; |
|
it = std::find(Features.begin(), Features.end(), "-mmx"); |
|
if (it != Features.end()) |
|
Features.erase(it); |
|
else if (SSELevel > NoSSE) |
|
MMX3DNowLevel = std::max(MMX3DNowLevel, MMX); |
|
|
|
SimdDefaultAlign = |
|
(getABI() == "avx512") ? 512 : (getABI() == "avx") ? 256 : 128; |
|
return true; |
|
} |
|
|
|
/// X86TargetInfo::getTargetDefines - Return the set of the X86-specific macro |
|
/// definitions for this particular subtarget. |
|
void X86TargetInfo::getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const { |
|
// Target identification. |
|
if (getTriple().getArch() == llvm::Triple::x86_64) { |
|
Builder.defineMacro("__amd64__"); |
|
Builder.defineMacro("__amd64"); |
|
Builder.defineMacro("__x86_64"); |
|
Builder.defineMacro("__x86_64__"); |
|
if (getTriple().getArchName() == "x86_64h") { |
|
Builder.defineMacro("__x86_64h"); |
|
Builder.defineMacro("__x86_64h__"); |
|
} |
|
} |
|
else { |
|
DefineStd(Builder, "i386", Opts); |
|
} |
|
|
|
// Subtarget options. |
|
// FIXME: We are hard-coding the tune parameters based on the CPU, but they |
|
// truly should be based on -mtune options. |
|
switch (CPU) { |
|
case CK_Generic: |
|
break; |
|
case CK_i386: |
|
// The rest are coming from the i386 define above. |
|
Builder.defineMacro("__tune_i386__"); |
|
break; |
|
case CK_i486: |
|
case CK_WinChipC6: |
|
case CK_WinChip2: |
|
case CK_C3: |
|
defineCPUMacros(Builder, "i486"); |
|
break; |
|
case CK_PentiumMMX: |
|
Builder.defineMacro("__pentium_mmx__"); |
|
Builder.defineMacro("__tune_pentium_mmx__"); |
|
// Fallthrough |
|
case CK_i586: |
|
case CK_Pentium: |
|
defineCPUMacros(Builder, "i586"); |
|
defineCPUMacros(Builder, "pentium"); |
|
break; |
|
case CK_Pentium3: |
|
case CK_Pentium3M: |
|
case CK_PentiumM: |
|
Builder.defineMacro("__tune_pentium3__"); |
|
// Fallthrough |
|
case CK_Pentium2: |
|
case CK_C3_2: |
|
Builder.defineMacro("__tune_pentium2__"); |
|
// Fallthrough |
|
case CK_PentiumPro: |
|
Builder.defineMacro("__tune_i686__"); |
|
Builder.defineMacro("__tune_pentiumpro__"); |
|
// Fallthrough |
|
case CK_i686: |
|
Builder.defineMacro("__i686"); |
|
Builder.defineMacro("__i686__"); |
|
// Strangely, __tune_i686__ isn't defined by GCC when CPU == i686. |
|
Builder.defineMacro("__pentiumpro"); |
|
Builder.defineMacro("__pentiumpro__"); |
|
break; |
|
case CK_Pentium4: |
|
case CK_Pentium4M: |
|
defineCPUMacros(Builder, "pentium4"); |
|
break; |
|
case CK_Yonah: |
|
case CK_Prescott: |
|
case CK_Nocona: |
|
defineCPUMacros(Builder, "nocona"); |
|
break; |
|
case CK_Core2: |
|
case CK_Penryn: |
|
defineCPUMacros(Builder, "core2"); |
|
break; |
|
case CK_Bonnell: |
|
defineCPUMacros(Builder, "atom"); |
|
break; |
|
case CK_Silvermont: |
|
defineCPUMacros(Builder, "slm"); |
|
break; |
|
case CK_Nehalem: |
|
case CK_Westmere: |
|
case CK_SandyBridge: |
|
case CK_IvyBridge: |
|
case CK_Haswell: |
|
case CK_Broadwell: |
|
// FIXME: Historically, we defined this legacy name, it would be nice to |
|
// remove it at some point. We've never exposed fine-grained names for |
|
// recent primary x86 CPUs, and we should keep it that way. |
|
defineCPUMacros(Builder, "corei7"); |
|
break; |
|
case CK_Skylake: |
|
// FIXME: Historically, we defined this legacy name, it would be nice to |
|
// remove it at some point. This is the only fine-grained CPU macro in the |
|
// main intel CPU line, and it would be better to not have these and force |
|
// people to use ISA macros. |
|
defineCPUMacros(Builder, "skx"); |
|
break; |
|
case CK_KNL: |
|
defineCPUMacros(Builder, "knl"); |
|
break; |
|
case CK_K6_2: |
|
Builder.defineMacro("__k6_2__"); |
|
Builder.defineMacro("__tune_k6_2__"); |
|
// Fallthrough |
|
case CK_K6_3: |
|
if (CPU != CK_K6_2) { // In case of fallthrough |
|
// FIXME: GCC may be enabling these in cases where some other k6 |
|
// architecture is specified but -m3dnow is explicitly provided. The |
|
// exact semantics need to be determined and emulated here. |
|
Builder.defineMacro("__k6_3__"); |
|
Builder.defineMacro("__tune_k6_3__"); |
|
} |
|
// Fallthrough |
|
case CK_K6: |
|
defineCPUMacros(Builder, "k6"); |
|
break; |
|
case CK_Athlon: |
|
case CK_AthlonThunderbird: |
|
case CK_Athlon4: |
|
case CK_AthlonXP: |
|
case CK_AthlonMP: |
|
defineCPUMacros(Builder, "athlon"); |
|
if (SSELevel != NoSSE) { |
|
Builder.defineMacro("__athlon_sse__"); |
|
Builder.defineMacro("__tune_athlon_sse__"); |
|
} |
|
break; |
|
case CK_K8: |
|
case CK_K8SSE3: |
|
case CK_x86_64: |
|
case CK_Opteron: |
|
case CK_OpteronSSE3: |
|
case CK_Athlon64: |
|
case CK_Athlon64SSE3: |
|
case CK_AthlonFX: |
|
defineCPUMacros(Builder, "k8"); |
|
break; |
|
case CK_AMDFAM10: |
|
defineCPUMacros(Builder, "amdfam10"); |
|
break; |
|
case CK_BTVER1: |
|
defineCPUMacros(Builder, "btver1"); |
|
break; |
|
case CK_BTVER2: |
|
defineCPUMacros(Builder, "btver2"); |
|
break; |
|
case CK_BDVER1: |
|
defineCPUMacros(Builder, "bdver1"); |
|
break; |
|
case CK_BDVER2: |
|
defineCPUMacros(Builder, "bdver2"); |
|
break; |
|
case CK_BDVER3: |
|
defineCPUMacros(Builder, "bdver3"); |
|
break; |
|
case CK_BDVER4: |
|
defineCPUMacros(Builder, "bdver4"); |
|
break; |
|
case CK_Geode: |
|
defineCPUMacros(Builder, "geode"); |
|
break; |
|
} |
|
|
|
// Target properties. |
|
Builder.defineMacro("__REGISTER_PREFIX__", ""); |
|
|
|
// Define __NO_MATH_INLINES on linux/x86 so that we don't get inline |
|
// functions in glibc header files that use FP Stack inline asm which the |
|
// backend can't deal with (PR879). |
|
Builder.defineMacro("__NO_MATH_INLINES"); |
|
|
|
if (HasAES) |
|
Builder.defineMacro("__AES__"); |
|
|
|
if (HasPCLMUL) |
|
Builder.defineMacro("__PCLMUL__"); |
|
|
|
if (HasLZCNT) |
|
Builder.defineMacro("__LZCNT__"); |
|
|
|
if (HasRDRND) |
|
Builder.defineMacro("__RDRND__"); |
|
|
|
if (HasFSGSBASE) |
|
Builder.defineMacro("__FSGSBASE__"); |
|
|
|
if (HasBMI) |
|
Builder.defineMacro("__BMI__"); |
|
|
|
if (HasBMI2) |
|
Builder.defineMacro("__BMI2__"); |
|
|
|
if (HasPOPCNT) |
|
Builder.defineMacro("__POPCNT__"); |
|
|
|
if (HasRTM) |
|
Builder.defineMacro("__RTM__"); |
|
|
|
if (HasPRFCHW) |
|
Builder.defineMacro("__PRFCHW__"); |
|
|
|
if (HasRDSEED) |
|
Builder.defineMacro("__RDSEED__"); |
|
|
|
if (HasADX) |
|
Builder.defineMacro("__ADX__"); |
|
|
|
if (HasTBM) |
|
Builder.defineMacro("__TBM__"); |
|
|
|
switch (XOPLevel) { |
|
case XOP: |
|
Builder.defineMacro("__XOP__"); |
|
case FMA4: |
|
Builder.defineMacro("__FMA4__"); |
|
case SSE4A: |
|
Builder.defineMacro("__SSE4A__"); |
|
case NoXOP: |
|
break; |
|
} |
|
|
|
if (HasFMA) |
|
Builder.defineMacro("__FMA__"); |
|
|
|
if (HasF16C) |
|
Builder.defineMacro("__F16C__"); |
|
|
|
if (HasAVX512CD) |
|
Builder.defineMacro("__AVX512CD__"); |
|
if (HasAVX512ER) |
|
Builder.defineMacro("__AVX512ER__"); |
|
if (HasAVX512PF) |
|
Builder.defineMacro("__AVX512PF__"); |
|
if (HasAVX512DQ) |
|
Builder.defineMacro("__AVX512DQ__"); |
|
if (HasAVX512BW) |
|
Builder.defineMacro("__AVX512BW__"); |
|
if (HasAVX512VL) |
|
Builder.defineMacro("__AVX512VL__"); |
|
|
|
if (HasSHA) |
|
Builder.defineMacro("__SHA__"); |
|
|
|
if (HasCX16) |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_16"); |
|
|
|
// Each case falls through to the previous one here. |
|
switch (SSELevel) { |
|
case AVX512F: |
|
Builder.defineMacro("__AVX512F__"); |
|
case AVX2: |
|
Builder.defineMacro("__AVX2__"); |
|
case AVX: |
|
Builder.defineMacro("__AVX__"); |
|
case SSE42: |
|
Builder.defineMacro("__SSE4_2__"); |
|
case SSE41: |
|
Builder.defineMacro("__SSE4_1__"); |
|
case SSSE3: |
|
Builder.defineMacro("__SSSE3__"); |
|
case SSE3: |
|
Builder.defineMacro("__SSE3__"); |
|
case SSE2: |
|
Builder.defineMacro("__SSE2__"); |
|
Builder.defineMacro("__SSE2_MATH__"); // -mfp-math=sse always implied. |
|
case SSE1: |
|
Builder.defineMacro("__SSE__"); |
|
Builder.defineMacro("__SSE_MATH__"); // -mfp-math=sse always implied. |
|
case NoSSE: |
|
break; |
|
} |
|
|
|
if (Opts.MicrosoftExt && getTriple().getArch() == llvm::Triple::x86) { |
|
switch (SSELevel) { |
|
case AVX512F: |
|
case AVX2: |
|
case AVX: |
|
case SSE42: |
|
case SSE41: |
|
case SSSE3: |
|
case SSE3: |
|
case SSE2: |
|
Builder.defineMacro("_M_IX86_FP", Twine(2)); |
|
break; |
|
case SSE1: |
|
Builder.defineMacro("_M_IX86_FP", Twine(1)); |
|
break; |
|
default: |
|
Builder.defineMacro("_M_IX86_FP", Twine(0)); |
|
} |
|
} |
|
|
|
// Each case falls through to the previous one here. |
|
switch (MMX3DNowLevel) { |
|
case AMD3DNowAthlon: |
|
Builder.defineMacro("__3dNOW_A__"); |
|
case AMD3DNow: |
|
Builder.defineMacro("__3dNOW__"); |
|
case MMX: |
|
Builder.defineMacro("__MMX__"); |
|
case NoMMX3DNow: |
|
break; |
|
} |
|
|
|
if (CPU >= CK_i486) { |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_1"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_2"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_4"); |
|
} |
|
if (CPU >= CK_i586) |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_8"); |
|
} |
|
|
|
bool X86TargetInfo::hasFeature(StringRef Feature) const { |
|
return llvm::StringSwitch<bool>(Feature) |
|
.Case("aes", HasAES) |
|
.Case("avx", SSELevel >= AVX) |
|
.Case("avx2", SSELevel >= AVX2) |
|
.Case("avx512f", SSELevel >= AVX512F) |
|
.Case("avx512cd", HasAVX512CD) |
|
.Case("avx512er", HasAVX512ER) |
|
.Case("avx512pf", HasAVX512PF) |
|
.Case("avx512dq", HasAVX512DQ) |
|
.Case("avx512bw", HasAVX512BW) |
|
.Case("avx512vl", HasAVX512VL) |
|
.Case("bmi", HasBMI) |
|
.Case("bmi2", HasBMI2) |
|
.Case("cx16", HasCX16) |
|
.Case("f16c", HasF16C) |
|
.Case("fma", HasFMA) |
|
.Case("fma4", XOPLevel >= FMA4) |
|
.Case("fsgsbase", HasFSGSBASE) |
|
.Case("lzcnt", HasLZCNT) |
|
.Case("mm3dnow", MMX3DNowLevel >= AMD3DNow) |
|
.Case("mm3dnowa", MMX3DNowLevel >= AMD3DNowAthlon) |
|
.Case("mmx", MMX3DNowLevel >= MMX) |
|
.Case("pclmul", HasPCLMUL) |
|
.Case("popcnt", HasPOPCNT) |
|
.Case("prfchw", HasPRFCHW) |
|
.Case("rdrnd", HasRDRND) |
|
.Case("rdseed", HasRDSEED) |
|
.Case("rtm", HasRTM) |
|
.Case("sha", HasSHA) |
|
.Case("sse", SSELevel >= SSE1) |
|
.Case("sse2", SSELevel >= SSE2) |
|
.Case("sse3", SSELevel >= SSE3) |
|
.Case("ssse3", SSELevel >= SSSE3) |
|
.Case("sse4.1", SSELevel >= SSE41) |
|
.Case("sse4.2", SSELevel >= SSE42) |
|
.Case("sse4a", XOPLevel >= SSE4A) |
|
.Case("tbm", HasTBM) |
|
.Case("x86", true) |
|
.Case("x86_32", getTriple().getArch() == llvm::Triple::x86) |
|
.Case("x86_64", getTriple().getArch() == llvm::Triple::x86_64) |
|
.Case("xop", XOPLevel >= XOP) |
|
.Default(false); |
|
} |
|
|
|
// We can't use a generic validation scheme for the features accepted here |
|
// versus subtarget features accepted in the target attribute because the |
|
// bitfield structure that's initialized in the runtime only supports the |
|
// below currently rather than the full range of subtarget features. (See |
|
// X86TargetInfo::hasFeature for a somewhat comprehensive list). |
|
bool X86TargetInfo::validateCpuSupports(StringRef FeatureStr) const { |
|
return llvm::StringSwitch<bool>(FeatureStr) |
|
.Case("cmov", true) |
|
.Case("mmx", true) |
|
.Case("popcnt", true) |
|
.Case("sse", true) |
|
.Case("sse2", true) |
|
.Case("sse3", true) |
|
.Case("sse4.1", true) |
|
.Case("sse4.2", true) |
|
.Case("avx", true) |
|
.Case("avx2", true) |
|
.Case("sse4a", true) |
|
.Case("fma4", true) |
|
.Case("xop", true) |
|
.Case("fma", true) |
|
.Case("avx512f", true) |
|
.Case("bmi", true) |
|
.Case("bmi2", true) |
|
.Default(false); |
|
} |
|
|
|
bool |
|
X86TargetInfo::validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const { |
|
switch (*Name) { |
|
default: return false; |
|
// Constant constraints. |
|
case 'e': // 32-bit signed integer constant for use with sign-extending x86_64 |
|
// instructions. |
|
case 'Z': // 32-bit unsigned integer constant for use with zero-extending |
|
// x86_64 instructions. |
|
case 's': |
|
Info.setRequiresImmediate(); |
|
return true; |
|
case 'I': |
|
Info.setRequiresImmediate(0, 31); |
|
return true; |
|
case 'J': |
|
Info.setRequiresImmediate(0, 63); |
|
return true; |
|
case 'K': |
|
Info.setRequiresImmediate(-128, 127); |
|
return true; |
|
case 'L': |
|
Info.setRequiresImmediate({ int(0xff), int(0xffff), int(0xffffffff) }); |
|
return true; |
|
case 'M': |
|
Info.setRequiresImmediate(0, 3); |
|
return true; |
|
case 'N': |
|
Info.setRequiresImmediate(0, 255); |
|
return true; |
|
case 'O': |
|
Info.setRequiresImmediate(0, 127); |
|
return true; |
|
// Register constraints. |
|
case 'Y': // 'Y' is the first character for several 2-character constraints. |
|
// Shift the pointer to the second character of the constraint. |
|
Name++; |
|
switch (*Name) { |
|
default: |
|
return false; |
|
case '0': // First SSE register. |
|
case 't': // Any SSE register, when SSE2 is enabled. |
|
case 'i': // Any SSE register, when SSE2 and inter-unit moves enabled. |
|
case 'm': // Any MMX register, when inter-unit moves enabled. |
|
Info.setAllowsRegister(); |
|
return true; |
|
} |
|
case 'f': // Any x87 floating point stack register. |
|
// Constraint 'f' cannot be used for output operands. |
|
if (Info.ConstraintStr[0] == '=') |
|
return false; |
|
Info.setAllowsRegister(); |
|
return true; |
|
case 'a': // eax. |
|
case 'b': // ebx. |
|
case 'c': // ecx. |
|
case 'd': // edx. |
|
case 'S': // esi. |
|
case 'D': // edi. |
|
case 'A': // edx:eax. |
|
case 't': // Top of floating point stack. |
|
case 'u': // Second from top of floating point stack. |
|
case 'q': // Any register accessible as [r]l: a, b, c, and d. |
|
case 'y': // Any MMX register. |
|
case 'x': // Any SSE register. |
|
case 'Q': // Any register accessible as [r]h: a, b, c, and d. |
|
case 'R': // "Legacy" registers: ax, bx, cx, dx, di, si, sp, bp. |
|
case 'l': // "Index" registers: any general register that can be used as an |
|
// index in a base+index memory access. |
|
Info.setAllowsRegister(); |
|
return true; |
|
// Floating point constant constraints. |
|
case 'C': // SSE floating point constant. |
|
case 'G': // x87 floating point constant. |
|
return true; |
|
} |
|
} |
|
|
|
bool X86TargetInfo::validateOutputSize(StringRef Constraint, |
|
unsigned Size) const { |
|
// Strip off constraint modifiers. |
|
while (Constraint[0] == '=' || |
|
Constraint[0] == '+' || |
|
Constraint[0] == '&') |
|
Constraint = Constraint.substr(1); |
|
|
|
return validateOperandSize(Constraint, Size); |
|
} |
|
|
|
bool X86TargetInfo::validateInputSize(StringRef Constraint, |
|
unsigned Size) const { |
|
return validateOperandSize(Constraint, Size); |
|
} |
|
|
|
bool X86TargetInfo::validateOperandSize(StringRef Constraint, |
|
unsigned Size) const { |
|
switch (Constraint[0]) { |
|
default: break; |
|
case 'y': |
|
return Size <= 64; |
|
case 'f': |
|
case 't': |
|
case 'u': |
|
return Size <= 128; |
|
case 'x': |
|
if (SSELevel >= AVX512F) |
|
// 512-bit zmm registers can be used if target supports AVX512F. |
|
return Size <= 512U; |
|
else if (SSELevel >= AVX) |
|
// 256-bit ymm registers can be used if target supports AVX. |
|
return Size <= 256U; |
|
return Size <= 128U; |
|
case 'Y': |
|
// 'Y' is the first character for several 2-character constraints. |
|
switch (Constraint[1]) { |
|
default: break; |
|
case 'm': |
|
// 'Ym' is synonymous with 'y'. |
|
return Size <= 64; |
|
case 'i': |
|
case 't': |
|
// 'Yi' and 'Yt' are synonymous with 'x' when SSE2 is enabled. |
|
if (SSELevel >= AVX512F) |
|
return Size <= 512U; |
|
else if (SSELevel >= AVX) |
|
return Size <= 256U; |
|
return SSELevel >= SSE2 && Size <= 128U; |
|
} |
|
|
|
} |
|
|
|
return true; |
|
} |
|
|
|
std::string |
|
X86TargetInfo::convertConstraint(const char *&Constraint) const { |
|
switch (*Constraint) { |
|
case 'a': return std::string("{ax}"); |
|
case 'b': return std::string("{bx}"); |
|
case 'c': return std::string("{cx}"); |
|
case 'd': return std::string("{dx}"); |
|
case 'S': return std::string("{si}"); |
|
case 'D': return std::string("{di}"); |
|
case 'p': // address |
|
return std::string("im"); |
|
case 't': // top of floating point stack. |
|
return std::string("{st}"); |
|
case 'u': // second from top of floating point stack. |
|
return std::string("{st(1)}"); // second from top of floating point stack. |
|
default: |
|
return std::string(1, *Constraint); |
|
} |
|
} |
|
|
|
// X86-32 generic target |
|
class X86_32TargetInfo : public X86TargetInfo { |
|
public: |
|
X86_32TargetInfo(const llvm::Triple &Triple) : X86TargetInfo(Triple) { |
|
DoubleAlign = LongLongAlign = 32; |
|
LongDoubleWidth = 96; |
|
LongDoubleAlign = 32; |
|
SuitableAlign = 128; |
|
DataLayoutString = "e-m:e-p:32:32-f64:32:64-f80:32-n8:16:32-S128"; |
|
SizeType = UnsignedInt; |
|
PtrDiffType = SignedInt; |
|
IntPtrType = SignedInt; |
|
RegParmMax = 3; |
|
|
|
// Use fpret for all types. |
|
RealTypeUsesObjCFPRet = ((1 << TargetInfo::Float) | |
|
(1 << TargetInfo::Double) | |
|
(1 << TargetInfo::LongDouble)); |
|
|
|
// x86-32 has atomics up to 8 bytes |
|
// FIXME: Check that we actually have cmpxchg8b before setting |
|
// MaxAtomicInlineWidth. (cmpxchg8b is an i586 instruction.) |
|
MaxAtomicPromoteWidth = MaxAtomicInlineWidth = 64; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
|
|
int getEHDataRegisterNumber(unsigned RegNo) const override { |
|
if (RegNo == 0) return 0; |
|
if (RegNo == 1) return 2; |
|
return -1; |
|
} |
|
bool validateOperandSize(StringRef Constraint, |
|
unsigned Size) const override { |
|
switch (Constraint[0]) { |
|
default: break; |
|
case 'R': |
|
case 'q': |
|
case 'Q': |
|
case 'a': |
|
case 'b': |
|
case 'c': |
|
case 'd': |
|
case 'S': |
|
case 'D': |
|
return Size <= 32; |
|
case 'A': |
|
return Size <= 64; |
|
} |
|
|
|
return X86TargetInfo::validateOperandSize(Constraint, Size); |
|
} |
|
}; |
|
|
|
class NetBSDI386TargetInfo : public NetBSDTargetInfo<X86_32TargetInfo> { |
|
public: |
|
NetBSDI386TargetInfo(const llvm::Triple &Triple) |
|
: NetBSDTargetInfo<X86_32TargetInfo>(Triple) {} |
|
|
|
unsigned getFloatEvalMethod() const override { |
|
unsigned Major, Minor, Micro; |
|
getTriple().getOSVersion(Major, Minor, Micro); |
|
// New NetBSD uses the default rounding mode. |
|
if (Major >= 7 || (Major == 6 && Minor == 99 && Micro >= 26) || Major == 0) |
|
return X86_32TargetInfo::getFloatEvalMethod(); |
|
// NetBSD before 6.99.26 defaults to "double" rounding. |
|
return 1; |
|
} |
|
}; |
|
|
|
class OpenBSDI386TargetInfo : public OpenBSDTargetInfo<X86_32TargetInfo> { |
|
public: |
|
OpenBSDI386TargetInfo(const llvm::Triple &Triple) |
|
: OpenBSDTargetInfo<X86_32TargetInfo>(Triple) { |
|
SizeType = UnsignedLong; |
|
IntPtrType = SignedLong; |
|
PtrDiffType = SignedLong; |
|
} |
|
}; |
|
|
|
class BitrigI386TargetInfo : public BitrigTargetInfo<X86_32TargetInfo> { |
|
public: |
|
BitrigI386TargetInfo(const llvm::Triple &Triple) |
|
: BitrigTargetInfo<X86_32TargetInfo>(Triple) { |
|
SizeType = UnsignedLong; |
|
IntPtrType = SignedLong; |
|
PtrDiffType = SignedLong; |
|
} |
|
}; |
|
|
|
class DarwinI386TargetInfo : public DarwinTargetInfo<X86_32TargetInfo> { |
|
public: |
|
DarwinI386TargetInfo(const llvm::Triple &Triple) |
|
: DarwinTargetInfo<X86_32TargetInfo>(Triple) { |
|
LongDoubleWidth = 128; |
|
LongDoubleAlign = 128; |
|
SuitableAlign = 128; |
|
MaxVectorAlign = 256; |
|
SizeType = UnsignedLong; |
|
IntPtrType = SignedLong; |
|
DataLayoutString = "e-m:o-p:32:32-f64:32:64-f80:128-n8:16:32-S128"; |
|
HasAlignMac68kSupport = true; |
|
} |
|
|
|
}; |
|
|
|
// x86-32 Windows target |
|
class WindowsX86_32TargetInfo : public WindowsTargetInfo<X86_32TargetInfo> { |
|
public: |
|
WindowsX86_32TargetInfo(const llvm::Triple &Triple) |
|
: WindowsTargetInfo<X86_32TargetInfo>(Triple) { |
|
WCharType = UnsignedShort; |
|
DoubleAlign = LongLongAlign = 64; |
|
bool IsWinCOFF = |
|
getTriple().isOSWindows() && getTriple().isOSBinFormatCOFF(); |
|
DataLayoutString = IsWinCOFF |
|
? "e-m:x-p:32:32-i64:64-f80:32-n8:16:32-a:0:32-S32" |
|
: "e-m:e-p:32:32-i64:64-f80:32-n8:16:32-a:0:32-S32"; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
WindowsTargetInfo<X86_32TargetInfo>::getTargetDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
// x86-32 Windows Visual Studio target |
|
class MicrosoftX86_32TargetInfo : public WindowsX86_32TargetInfo { |
|
public: |
|
MicrosoftX86_32TargetInfo(const llvm::Triple &Triple) |
|
: WindowsX86_32TargetInfo(Triple) { |
|
LongDoubleWidth = LongDoubleAlign = 64; |
|
LongDoubleFormat = &llvm::APFloat::IEEEdouble; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
WindowsX86_32TargetInfo::getTargetDefines(Opts, Builder); |
|
WindowsX86_32TargetInfo::getVisualStudioDefines(Opts, Builder); |
|
// The value of the following reflects processor type. |
|
// 300=386, 400=486, 500=Pentium, 600=Blend (default) |
|
// We lost the original triple, so we use the default. |
|
Builder.defineMacro("_M_IX86", "600"); |
|
} |
|
}; |
|
} // end anonymous namespace |
|
|
|
static void addCygMingDefines(const LangOptions &Opts, MacroBuilder &Builder) { |
|
// Mingw and cygwin define __declspec(a) to __attribute__((a)). Clang supports |
|
// __declspec natively under -fms-extensions, but we define a no-op __declspec |
|
// macro anyway for pre-processor compatibility. |
|
if (Opts.MicrosoftExt) |
|
Builder.defineMacro("__declspec", "__declspec"); |
|
else |
|
Builder.defineMacro("__declspec(a)", "__attribute__((a))"); |
|
|
|
if (!Opts.MicrosoftExt) { |
|
// Provide macros for all the calling convention keywords. Provide both |
|
// single and double underscore prefixed variants. These are available on |
|
// x64 as well as x86, even though they have no effect. |
|
const char *CCs[] = { "cdecl", "stdcall", "fastcall", "thiscall", "pascal" }; |
|
for (const char *CC : CCs) { |
|
std::string GCCSpelling = "__attribute__((__"; |
|
GCCSpelling += CC; |
|
GCCSpelling += "__))"; |
|
Builder.defineMacro(Twine("_") + CC, GCCSpelling); |
|
Builder.defineMacro(Twine("__") + CC, GCCSpelling); |
|
} |
|
} |
|
} |
|
|
|
static void addMinGWDefines(const LangOptions &Opts, MacroBuilder &Builder) { |
|
Builder.defineMacro("__MSVCRT__"); |
|
Builder.defineMacro("__MINGW32__"); |
|
addCygMingDefines(Opts, Builder); |
|
} |
|
|
|
namespace { |
|
// x86-32 MinGW target |
|
class MinGWX86_32TargetInfo : public WindowsX86_32TargetInfo { |
|
public: |
|
MinGWX86_32TargetInfo(const llvm::Triple &Triple) |
|
: WindowsX86_32TargetInfo(Triple) { |
|
LongDoubleWidth = 96; |
|
LongDoubleAlign = 128; |
|
LongDoubleFormat = &llvm::APFloat::x87DoubleExtended; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
WindowsX86_32TargetInfo::getTargetDefines(Opts, Builder); |
|
DefineStd(Builder, "WIN32", Opts); |
|
DefineStd(Builder, "WINNT", Opts); |
|
Builder.defineMacro("_X86_"); |
|
addMinGWDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
// x86-32 Cygwin target |
|
class CygwinX86_32TargetInfo : public X86_32TargetInfo { |
|
public: |
|
CygwinX86_32TargetInfo(const llvm::Triple &Triple) |
|
: X86_32TargetInfo(Triple) { |
|
TLSSupported = false; |
|
WCharType = UnsignedShort; |
|
DoubleAlign = LongLongAlign = 64; |
|
DataLayoutString = "e-m:x-p:32:32-i64:64-f80:32-n8:16:32-a:0:32-S32"; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
X86_32TargetInfo::getTargetDefines(Opts, Builder); |
|
Builder.defineMacro("_X86_"); |
|
Builder.defineMacro("__CYGWIN__"); |
|
Builder.defineMacro("__CYGWIN32__"); |
|
addCygMingDefines(Opts, Builder); |
|
DefineStd(Builder, "unix", Opts); |
|
if (Opts.CPlusPlus) |
|
Builder.defineMacro("_GNU_SOURCE"); |
|
} |
|
}; |
|
|
|
// x86-32 Haiku target |
|
class HaikuX86_32TargetInfo : public X86_32TargetInfo { |
|
public: |
|
HaikuX86_32TargetInfo(const llvm::Triple &Triple) : X86_32TargetInfo(Triple) { |
|
SizeType = UnsignedLong; |
|
IntPtrType = SignedLong; |
|
PtrDiffType = SignedLong; |
|
ProcessIDType = SignedLong; |
|
this->UserLabelPrefix = ""; |
|
this->TLSSupported = false; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
X86_32TargetInfo::getTargetDefines(Opts, Builder); |
|
Builder.defineMacro("__INTEL__"); |
|
Builder.defineMacro("__HAIKU__"); |
|
} |
|
}; |
|
|
|
// RTEMS Target |
|
template<typename Target> |
|
class RTEMSTargetInfo : public OSTargetInfo<Target> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
// RTEMS defines; list based off of gcc output |
|
|
|
Builder.defineMacro("__rtems__"); |
|
Builder.defineMacro("__ELF__"); |
|
} |
|
|
|
public: |
|
RTEMSTargetInfo(const llvm::Triple &Triple) : OSTargetInfo<Target>(Triple) { |
|
this->UserLabelPrefix = ""; |
|
|
|
switch (Triple.getArch()) { |
|
default: |
|
case llvm::Triple::x86: |
|
// this->MCountName = ".mcount"; |
|
break; |
|
case llvm::Triple::mips: |
|
case llvm::Triple::mipsel: |
|
case llvm::Triple::ppc: |
|
case llvm::Triple::ppc64: |
|
case llvm::Triple::ppc64le: |
|
// this->MCountName = "_mcount"; |
|
break; |
|
case llvm::Triple::arm: |
|
// this->MCountName = "__mcount"; |
|
break; |
|
} |
|
} |
|
}; |
|
|
|
// x86-32 RTEMS target |
|
class RTEMSX86_32TargetInfo : public X86_32TargetInfo { |
|
public: |
|
RTEMSX86_32TargetInfo(const llvm::Triple &Triple) : X86_32TargetInfo(Triple) { |
|
SizeType = UnsignedLong; |
|
IntPtrType = SignedLong; |
|
PtrDiffType = SignedLong; |
|
this->UserLabelPrefix = ""; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
X86_32TargetInfo::getTargetDefines(Opts, Builder); |
|
Builder.defineMacro("__INTEL__"); |
|
Builder.defineMacro("__rtems__"); |
|
} |
|
}; |
|
|
|
// x86-64 generic target |
|
class X86_64TargetInfo : public X86TargetInfo { |
|
public: |
|
X86_64TargetInfo(const llvm::Triple &Triple) : X86TargetInfo(Triple) { |
|
const bool IsX32 = getTriple().getEnvironment() == llvm::Triple::GNUX32; |
|
bool IsWinCOFF = |
|
getTriple().isOSWindows() && getTriple().isOSBinFormatCOFF(); |
|
LongWidth = LongAlign = PointerWidth = PointerAlign = IsX32 ? 32 : 64; |
|
LongDoubleWidth = 128; |
|
LongDoubleAlign = 128; |
|
LargeArrayMinWidth = 128; |
|
LargeArrayAlign = 128; |
|
SuitableAlign = 128; |
|
SizeType = IsX32 ? UnsignedInt : UnsignedLong; |
|
PtrDiffType = IsX32 ? SignedInt : SignedLong; |
|
IntPtrType = IsX32 ? SignedInt : SignedLong; |
|
IntMaxType = IsX32 ? SignedLongLong : SignedLong; |
|
Int64Type = IsX32 ? SignedLongLong : SignedLong; |
|
RegParmMax = 6; |
|
|
|
// Pointers are 32-bit in x32. |
|
DataLayoutString = IsX32 ? "e-m:e-p:32:32-i64:64-f80:128-n8:16:32:64-S128" |
|
: IsWinCOFF |
|
? "e-m:w-i64:64-f80:128-n8:16:32:64-S128" |
|
: "e-m:e-i64:64-f80:128-n8:16:32:64-S128"; |
|
|
|
// Use fpret only for long double. |
|
RealTypeUsesObjCFPRet = (1 << TargetInfo::LongDouble); |
|
|
|
// Use fp2ret for _Complex long double. |
|
ComplexLongDoubleUsesFP2Ret = true; |
|
|
|
// x86-64 has atomics up to 16 bytes. |
|
MaxAtomicPromoteWidth = 128; |
|
MaxAtomicInlineWidth = 128; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::X86_64ABIBuiltinVaList; |
|
} |
|
|
|
int getEHDataRegisterNumber(unsigned RegNo) const override { |
|
if (RegNo == 0) return 0; |
|
if (RegNo == 1) return 1; |
|
return -1; |
|
} |
|
|
|
CallingConvCheckResult checkCallingConvention(CallingConv CC) const override { |
|
return (CC == CC_C || |
|
CC == CC_X86VectorCall || |
|
CC == CC_IntelOclBicc || |
|
CC == CC_X86_64Win64) ? CCCR_OK : CCCR_Warning; |
|
} |
|
|
|
CallingConv getDefaultCallingConv(CallingConvMethodType MT) const override { |
|
return CC_C; |
|
} |
|
|
|
// for x32 we need it here explicitly |
|
bool hasInt128Type() const override { return true; } |
|
}; |
|
|
|
// x86-64 Windows target |
|
class WindowsX86_64TargetInfo : public WindowsTargetInfo<X86_64TargetInfo> { |
|
public: |
|
WindowsX86_64TargetInfo(const llvm::Triple &Triple) |
|
: WindowsTargetInfo<X86_64TargetInfo>(Triple) { |
|
WCharType = UnsignedShort; |
|
LongWidth = LongAlign = 32; |
|
DoubleAlign = LongLongAlign = 64; |
|
IntMaxType = SignedLongLong; |
|
Int64Type = SignedLongLong; |
|
SizeType = UnsignedLongLong; |
|
PtrDiffType = SignedLongLong; |
|
IntPtrType = SignedLongLong; |
|
this->UserLabelPrefix = ""; |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
WindowsTargetInfo<X86_64TargetInfo>::getTargetDefines(Opts, Builder); |
|
Builder.defineMacro("_WIN64"); |
|
} |
|
|
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
|
|
CallingConvCheckResult checkCallingConvention(CallingConv CC) const override { |
|
switch (CC) { |
|
case CC_X86StdCall: |
|
case CC_X86ThisCall: |
|
case CC_X86FastCall: |
|
return CCCR_Ignore; |
|
case CC_C: |
|
case CC_X86VectorCall: |
|
case CC_IntelOclBicc: |
|
case CC_X86_64SysV: |
|
return CCCR_OK; |
|
default: |
|
return CCCR_Warning; |
|
} |
|
} |
|
}; |
|
|
|
// x86-64 Windows Visual Studio target |
|
class MicrosoftX86_64TargetInfo : public WindowsX86_64TargetInfo { |
|
public: |
|
MicrosoftX86_64TargetInfo(const llvm::Triple &Triple) |
|
: WindowsX86_64TargetInfo(Triple) { |
|
LongDoubleWidth = LongDoubleAlign = 64; |
|
LongDoubleFormat = &llvm::APFloat::IEEEdouble; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
WindowsX86_64TargetInfo::getTargetDefines(Opts, Builder); |
|
WindowsX86_64TargetInfo::getVisualStudioDefines(Opts, Builder); |
|
Builder.defineMacro("_M_X64", "100"); |
|
Builder.defineMacro("_M_AMD64", "100"); |
|
} |
|
}; |
|
|
|
// x86-64 MinGW target |
|
class MinGWX86_64TargetInfo : public WindowsX86_64TargetInfo { |
|
public: |
|
MinGWX86_64TargetInfo(const llvm::Triple &Triple) |
|
: WindowsX86_64TargetInfo(Triple) { |
|
LongDoubleWidth = LongDoubleAlign = 128; |
|
LongDoubleFormat = &llvm::APFloat::x87DoubleExtended; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
WindowsX86_64TargetInfo::getTargetDefines(Opts, Builder); |
|
DefineStd(Builder, "WIN64", Opts); |
|
Builder.defineMacro("__MINGW64__"); |
|
addMinGWDefines(Opts, Builder); |
|
|
|
// GCC defines this macro when it is using __gxx_personality_seh0. |
|
if (!Opts.SjLjExceptions) |
|
Builder.defineMacro("__SEH__"); |
|
} |
|
}; |
|
|
|
// x86-64 Cygwin target |
|
class CygwinX86_64TargetInfo : public X86_64TargetInfo { |
|
public: |
|
CygwinX86_64TargetInfo(const llvm::Triple &Triple) |
|
: X86_64TargetInfo(Triple) { |
|
TLSSupported = false; |
|
WCharType = UnsignedShort; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
X86_64TargetInfo::getTargetDefines(Opts, Builder); |
|
Builder.defineMacro("__x86_64__"); |
|
Builder.defineMacro("__CYGWIN__"); |
|
Builder.defineMacro("__CYGWIN64__"); |
|
addCygMingDefines(Opts, Builder); |
|
DefineStd(Builder, "unix", Opts); |
|
if (Opts.CPlusPlus) |
|
Builder.defineMacro("_GNU_SOURCE"); |
|
|
|
// GCC defines this macro when it is using __gxx_personality_seh0. |
|
if (!Opts.SjLjExceptions) |
|
Builder.defineMacro("__SEH__"); |
|
} |
|
}; |
|
|
|
class DarwinX86_64TargetInfo : public DarwinTargetInfo<X86_64TargetInfo> { |
|
public: |
|
DarwinX86_64TargetInfo(const llvm::Triple &Triple) |
|
: DarwinTargetInfo<X86_64TargetInfo>(Triple) { |
|
Int64Type = SignedLongLong; |
|
MaxVectorAlign = 256; |
|
// The 64-bit iOS simulator uses the builtin bool type for Objective-C. |
|
llvm::Triple T = llvm::Triple(Triple); |
|
if (T.isiOS()) |
|
UseSignedCharForObjCBool = false; |
|
DataLayoutString = "e-m:o-i64:64-f80:128-n8:16:32:64-S128"; |
|
} |
|
}; |
|
|
|
class OpenBSDX86_64TargetInfo : public OpenBSDTargetInfo<X86_64TargetInfo> { |
|
public: |
|
OpenBSDX86_64TargetInfo(const llvm::Triple &Triple) |
|
: OpenBSDTargetInfo<X86_64TargetInfo>(Triple) { |
|
IntMaxType = SignedLongLong; |
|
Int64Type = SignedLongLong; |
|
} |
|
}; |
|
|
|
class BitrigX86_64TargetInfo : public BitrigTargetInfo<X86_64TargetInfo> { |
|
public: |
|
BitrigX86_64TargetInfo(const llvm::Triple &Triple) |
|
: BitrigTargetInfo<X86_64TargetInfo>(Triple) { |
|
IntMaxType = SignedLongLong; |
|
Int64Type = SignedLongLong; |
|
} |
|
}; |
|
|
|
class ARMTargetInfo : public TargetInfo { |
|
// Possible FPU choices. |
|
enum FPUMode { |
|
VFP2FPU = (1 << 0), |
|
VFP3FPU = (1 << 1), |
|
VFP4FPU = (1 << 2), |
|
NeonFPU = (1 << 3), |
|
FPARMV8 = (1 << 4) |
|
}; |
|
|
|
// Possible HWDiv features. |
|
enum HWDivMode { |
|
HWDivThumb = (1 << 0), |
|
HWDivARM = (1 << 1) |
|
}; |
|
|
|
static bool FPUModeIsVFP(FPUMode Mode) { |
|
return Mode & (VFP2FPU | VFP3FPU | VFP4FPU | NeonFPU | FPARMV8); |
|
} |
|
|
|
static const TargetInfo::GCCRegAlias GCCRegAliases[]; |
|
static const char * const GCCRegNames[]; |
|
|
|
std::string ABI, CPU; |
|
|
|
StringRef DefaultCPU; |
|
StringRef CPUProfile; |
|
StringRef CPUAttr; |
|
|
|
enum { |
|
FP_Default, |
|
FP_VFP, |
|
FP_Neon |
|
} FPMath; |
|
|
|
unsigned ArchISA; |
|
unsigned ArchKind; |
|
unsigned ArchProfile; |
|
unsigned ArchVersion; |
|
|
|
unsigned FPU : 5; |
|
|
|
unsigned IsAAPCS : 1; |
|
unsigned HWDiv : 2; |
|
|
|
// Initialized via features. |
|
unsigned SoftFloat : 1; |
|
unsigned SoftFloatABI : 1; |
|
|
|
unsigned CRC : 1; |
|
unsigned Crypto : 1; |
|
|
|
// ACLE 6.5.1 Hardware floating point |
|
enum { |
|
HW_FP_HP = (1 << 1), /// half (16-bit) |
|
HW_FP_SP = (1 << 2), /// single (32-bit) |
|
HW_FP_DP = (1 << 3), /// double (64-bit) |
|
}; |
|
uint32_t HW_FP; |
|
|
|
static const Builtin::Info BuiltinInfo[]; |
|
|
|
void setABIAAPCS() { |
|
IsAAPCS = true; |
|
|
|
DoubleAlign = LongLongAlign = LongDoubleAlign = SuitableAlign = 64; |
|
const llvm::Triple &T = getTriple(); |
|
|
|
// size_t is unsigned long on MachO-derived environments, NetBSD and Bitrig. |
|
if (T.isOSBinFormatMachO() || T.getOS() == llvm::Triple::NetBSD || |
|
T.getOS() == llvm::Triple::Bitrig) |
|
SizeType = UnsignedLong; |
|
else |
|
SizeType = UnsignedInt; |
|
|
|
switch (T.getOS()) { |
|
case llvm::Triple::NetBSD: |
|
WCharType = SignedInt; |
|
break; |
|
case llvm::Triple::Win32: |
|
WCharType = UnsignedShort; |
|
break; |
|
case llvm::Triple::Linux: |
|
default: |
|
// AAPCS 7.1.1, ARM-Linux ABI 2.4: type of wchar_t is unsigned int. |
|
WCharType = UnsignedInt; |
|
break; |
|
} |
|
|
|
UseBitFieldTypeAlignment = true; |
|
|
|
ZeroLengthBitfieldBoundary = 0; |
|
|
|
// Thumb1 add sp, #imm requires the immediate value be multiple of 4, |
|
// so set preferred for small types to 32. |
|
if (T.isOSBinFormatMachO()) { |
|
DataLayoutString = |
|
BigEndian ? "E-m:o-p:32:32-i64:64-v128:64:128-a:0:32-n32-S64" |
|
: "e-m:o-p:32:32-i64:64-v128:64:128-a:0:32-n32-S64"; |
|
} |
|
else if (T.isOSWindows()) { |
|
assert(!BigEndian && "Windows on ARM does not support big endian"); |
|
DataLayoutString = "e" |
|
"-m:w" |
|
"-p:32:32" |
|
"-i64:64" |
|
"-v128:64:128" |
|
"-a:0:32" |
|
"-n32" |
|
"-S64"; |
|
} |
|
else if (T.isOSNaCl()) { |
|
assert(!BigEndian && "NaCl on ARM does not support big endian"); |
|
DataLayoutString = "e-m:e-p:32:32-i64:64-v128:64:128-a:0:32-n32-S128"; |
|
} |
|
else { |
|
DataLayoutString = |
|
BigEndian ? "E-m:e-p:32:32-i64:64-v128:64:128-a:0:32-n32-S64" |
|
: "e-m:e-p:32:32-i64:64-v128:64:128-a:0:32-n32-S64"; |
|
} |
|
|
|
// FIXME: Enumerated types are variable width in straight AAPCS. |
|
} |
|
|
|
void setABIAPCS() { |
|
const llvm::Triple &T = getTriple(); |
|
|
|
IsAAPCS = false; |
|
|
|
DoubleAlign = LongLongAlign = LongDoubleAlign = SuitableAlign = 32; |
|
|
|
// size_t is unsigned int on FreeBSD. |
|
if (T.getOS() == llvm::Triple::FreeBSD) |
|
SizeType = UnsignedInt; |
|
else |
|
SizeType = UnsignedLong; |
|
|
|
// Revert to using SignedInt on apcs-gnu to comply with existing behaviour. |
|
WCharType = SignedInt; |
|
|
|
// Do not respect the alignment of bit-field types when laying out |
|
// structures. This corresponds to PCC_BITFIELD_TYPE_MATTERS in gcc. |
|
UseBitFieldTypeAlignment = false; |
|
|
|
/// gcc forces the alignment to 4 bytes, regardless of the type of the |
|
/// zero length bitfield. This corresponds to EMPTY_FIELD_BOUNDARY in |
|
/// gcc. |
|
ZeroLengthBitfieldBoundary = 32; |
|
|
|
if (T.isOSBinFormatMachO()) |
|
DataLayoutString = |
|
BigEndian |
|
? "E-m:o-p:32:32-f64:32:64-v64:32:64-v128:32:128-a:0:32-n32-S32" |
|
: "e-m:o-p:32:32-f64:32:64-v64:32:64-v128:32:128-a:0:32-n32-S32"; |
|
else |
|
DataLayoutString = |
|
BigEndian |
|
? "E-m:e-p:32:32-f64:32:64-v64:32:64-v128:32:128-a:0:32-n32-S32" |
|
: "e-m:e-p:32:32-f64:32:64-v64:32:64-v128:32:128-a:0:32-n32-S32"; |
|
|
|
// FIXME: Override "preferred align" for double and long long. |
|
} |
|
|
|
void setArchInfo() { |
|
StringRef ArchName = getTriple().getArchName(); |
|
|
|
ArchISA = llvm::ARMTargetParser::parseArchISA(ArchName); |
|
DefaultCPU = getDefaultCPU(ArchName); |
|
|
|
unsigned ArchKind = llvm::ARMTargetParser::parseArch(ArchName); |
|
if (ArchKind == llvm::ARM::AK_INVALID) |
|
// set arch of the CPU, either provided explicitly or hardcoded default |
|
ArchKind = llvm::ARMTargetParser::parseCPUArch(CPU); |
|
setArchInfo(ArchKind); |
|
} |
|
|
|
void setArchInfo(unsigned Kind) { |
|
StringRef SubArch; |
|
|
|
// cache TargetParser info |
|
ArchKind = Kind; |
|
SubArch = llvm::ARMTargetParser::getSubArch(ArchKind); |
|
ArchProfile = llvm::ARMTargetParser::parseArchProfile(SubArch); |
|
ArchVersion = llvm::ARMTargetParser::parseArchVersion(SubArch); |
|
|
|
// cache CPU related strings |
|
CPUAttr = getCPUAttr(); |
|
CPUProfile = getCPUProfile(); |
|
} |
|
|
|
void setAtomic() { |
|
// when triple does not specify a sub arch, |
|
// then we are not using inline atomics |
|
bool ShouldUseInlineAtomic = DefaultCPU.empty() ? |
|
false : |
|
(ArchISA == llvm::ARM::IK_ARM && ArchVersion >= 6) || |
|
(ArchISA == llvm::ARM::IK_THUMB && ArchVersion >= 7); |
|
// Cortex M does not support 8 byte atomics, while general Thumb2 does. |
|
if (ArchProfile == llvm::ARM::PK_M) { |
|
MaxAtomicPromoteWidth = 32; |
|
if (ShouldUseInlineAtomic) |
|
MaxAtomicInlineWidth = 32; |
|
} |
|
else { |
|
MaxAtomicPromoteWidth = 64; |
|
if (ShouldUseInlineAtomic) |
|
MaxAtomicInlineWidth = 64; |
|
} |
|
} |
|
|
|
bool isThumb() const { |
|
return (ArchISA == llvm::ARM::IK_THUMB); |
|
} |
|
|
|
bool supportsThumb() const { |
|
return CPUAttr.count('T') || ArchVersion >= 6; |
|
} |
|
|
|
bool supportsThumb2() const { |
|
return CPUAttr.equals("6T2") || ArchVersion >= 7; |
|
} |
|
|
|
StringRef getDefaultCPU(StringRef ArchName) const { |
|
const char *DefaultCPU = llvm::ARMTargetParser::getDefaultCPU(ArchName); |
|
return DefaultCPU ? DefaultCPU : ""; |
|
} |
|
|
|
StringRef getCPUAttr() const { |
|
const char *CPUAttr; |
|
// For most sub-arches, the build attribute CPU name is enough. |
|
// For Cortex variants, it's slightly different. |
|
switch (ArchKind) { |
|
default: |
|
CPUAttr = llvm::ARMTargetParser::getCPUAttr(ArchKind); |
|
return CPUAttr ? CPUAttr : ""; |
|
case llvm::ARM::AK_ARMV6M: |
|
case llvm::ARM::AK_ARMV6SM: |
|
case llvm::ARM::AK_ARMV6HL: |
|
return "6M"; |
|
case llvm::ARM::AK_ARMV7S: |
|
return "7S"; |
|
case llvm::ARM::AK_ARMV7: |
|
case llvm::ARM::AK_ARMV7A: |
|
case llvm::ARM::AK_ARMV7L: |
|
case llvm::ARM::AK_ARMV7HL: |
|
return "7A"; |
|
case llvm::ARM::AK_ARMV7R: |
|
return "7R"; |
|
case llvm::ARM::AK_ARMV7M: |
|
return "7M"; |
|
case llvm::ARM::AK_ARMV7EM: |
|
return "7EM"; |
|
case llvm::ARM::AK_ARMV8A: |
|
return "8A"; |
|
case llvm::ARM::AK_ARMV8_1A: |
|
return "8_1A"; |
|
} |
|
} |
|
|
|
StringRef getCPUProfile() const { |
|
switch (ArchProfile) { |
|
case llvm::ARM::PK_A: |
|
return "A"; |
|
case llvm::ARM::PK_R: |
|
return "R"; |
|
case llvm::ARM::PK_M: |
|
return "M"; |
|
default: |
|
return ""; |
|
} |
|
} |
|
|
|
public: |
|
ARMTargetInfo(const llvm::Triple &Triple, bool IsBigEndian) |
|
: TargetInfo(Triple), CPU("arm1136j-s"), FPMath(FP_Default), |
|
IsAAPCS(true), HW_FP(0) { |
|
BigEndian = IsBigEndian; |
|
|
|
switch (getTriple().getOS()) { |
|
case llvm::Triple::NetBSD: |
|
PtrDiffType = SignedLong; |
|
break; |
|
default: |
|
PtrDiffType = SignedInt; |
|
break; |
|
} |
|
|
|
// cache arch related info |
|
setArchInfo(); |
|
|
|
// {} in inline assembly are neon specifiers, not assembly variant |
|
// specifiers. |
|
NoAsmVariants = true; |
|
|
|
// FIXME: This duplicates code from the driver that sets the -target-abi |
|
// option - this code is used if -target-abi isn't passed and should |
|
// be unified in some way. |
|
if (Triple.isOSBinFormatMachO()) { |
|
// The backend is hardwired to assume AAPCS for M-class processors, ensure |
|
// the frontend matches that. |
|
if (Triple.getEnvironment() == llvm::Triple::EABI || |
|
Triple.getOS() == llvm::Triple::UnknownOS || |
|
StringRef(CPU).startswith("cortex-m")) { |
|
setABI("aapcs"); |
|
} |
|
else { |
|
setABI("apcs-gnu"); |
|
} |
|
} |
|
else if (Triple.isOSWindows()) { |
|
// FIXME: this is invalid for WindowsCE |
|
setABI("aapcs"); |
|
} |
|
else { |
|
// Select the default based on the platform. |
|
switch (Triple.getEnvironment()) { |
|
case llvm::Triple::Android: |
|
case llvm::Triple::GNUEABI: |
|
case llvm::Triple::GNUEABIHF: |
|
setABI("aapcs-linux"); |
|
break; |
|
case llvm::Triple::EABIHF: |
|
case llvm::Triple::EABI: |
|
setABI("aapcs"); |
|
break; |
|
case llvm::Triple::GNU: |
|
setABI("apcs-gnu"); |
|
break; |
|
default: |
|
if (Triple.getOS() == llvm::Triple::NetBSD) |
|
setABI("apcs-gnu"); |
|
else |
|
setABI("aapcs"); |
|
break; |
|
} |
|
} |
|
|
|
// ARM targets default to using the ARM C++ ABI. |
|
TheCXXABI.set(TargetCXXABI::GenericARM); |
|
|
|
// ARM has atomics up to 8 bytes |
|
setAtomic(); |
|
|
|
// Do force alignment of members that follow zero length bitfields. If |
|
// the alignment of the zero-length bitfield is greater than the member |
|
// that follows it, `bar', `bar' will be aligned as the type of the |
|
// zero length bitfield. |
|
UseZeroLengthBitfieldAlignment = true; |
|
} |
|
|
|
StringRef getABI() const override { return ABI; } |
|
|
|
bool setABI(const std::string &Name) override { |
|
ABI = Name; |
|
|
|
// The defaults (above) are for AAPCS, check if we need to change them. |
|
// |
|
// FIXME: We need support for -meabi... we could just mangle it into the |
|
// name. |
|
if (Name == "apcs-gnu") { |
|
setABIAPCS(); |
|
return true; |
|
} |
|
if (Name == "aapcs" || Name == "aapcs-vfp" || Name == "aapcs-linux") { |
|
setABIAAPCS(); |
|
return true; |
|
} |
|
return false; |
|
} |
|
|
|
// FIXME: This should be based on Arch attributes, not CPU names. |
|
void initDefaultFeatures(llvm::StringMap<bool> &Features) const override { |
|
if (CPU == "arm1136jf-s" || CPU == "arm1176jzf-s" || CPU == "mpcore") |
|
Features["vfp2"] = true; |
|
else if (CPU == "cortex-a8" || CPU == "cortex-a9") { |
|
Features["vfp3"] = true; |
|
Features["neon"] = true; |
|
} |
|
else if (CPU == "cortex-a5") { |
|
Features["vfp4"] = true; |
|
Features["neon"] = true; |
|
} |
|
else if (CPU == "swift" || CPU == "cortex-a7" || |
|
CPU == "cortex-a12" || CPU == "cortex-a15" || |
|
CPU == "cortex-a17" || CPU == "krait") { |
|
Features["vfp4"] = true; |
|
Features["neon"] = true; |
|
Features["hwdiv"] = true; |
|
Features["hwdiv-arm"] = true; |
|
} |
|
else if (CPU == "cyclone" || CPU == "cortex-a53" || CPU == "cortex-a57" || |
|
CPU == "cortex-a72") { |
|
Features["fp-armv8"] = true; |
|
Features["neon"] = true; |
|
Features["hwdiv"] = true; |
|
Features["hwdiv-arm"] = true; |
|
Features["crc"] = true; |
|
Features["crypto"] = true; |
|
} |
|
else if (CPU == "cortex-r5" || CPU == "cortex-r7" || ArchVersion == 8) { |
|
Features["hwdiv"] = true; |
|
Features["hwdiv-arm"] = true; |
|
} |
|
else if (CPU == "cortex-m3" || CPU == "cortex-m4" || CPU == "cortex-m7" || |
|
CPU == "sc300" || CPU == "cortex-r4" || CPU == "cortex-r4f") { |
|
Features["hwdiv"] = true; |
|
} |
|
} |
|
|
|
bool handleTargetFeatures(std::vector<std::string> &Features, |
|
DiagnosticsEngine &Diags) override { |
|
FPU = 0; |
|
CRC = 0; |
|
Crypto = 0; |
|
SoftFloat = SoftFloatABI = false; |
|
HWDiv = 0; |
|
|
|
// This does not diagnose illegal cases like having both |
|
// "+vfpv2" and "+vfpv3" or having "+neon" and "+fp-only-sp". |
|
uint32_t HW_FP_remove = 0; |
|
for (const auto &Feature : Features) { |
|
if (Feature == "+soft-float") { |
|
SoftFloat = true; |
|
} |
|
else if (Feature == "+soft-float-abi") { |
|
SoftFloatABI = true; |
|
} |
|
else if (Feature == "+vfp2") { |
|
FPU |= VFP2FPU; |
|
HW_FP |= HW_FP_SP | HW_FP_DP; |
|
} |
|
else if (Feature == "+vfp3") { |
|
FPU |= VFP3FPU; |
|
HW_FP |= HW_FP_SP | HW_FP_DP; |
|
} |
|
else if (Feature == "+vfp4") { |
|
FPU |= VFP4FPU; |
|
HW_FP |= HW_FP_SP | HW_FP_DP | HW_FP_HP; |
|
} |
|
else if (Feature == "+fp-armv8") { |
|
FPU |= FPARMV8; |
|
HW_FP |= HW_FP_SP | HW_FP_DP | HW_FP_HP; |
|
} |
|
else if (Feature == "+neon") { |
|
FPU |= NeonFPU; |
|
HW_FP |= HW_FP_SP | HW_FP_DP; |
|
} |
|
else if (Feature == "+hwdiv") { |
|
HWDiv |= HWDivThumb; |
|
} |
|
else if (Feature == "+hwdiv-arm") { |
|
HWDiv |= HWDivARM; |
|
} |
|
else if (Feature == "+crc") { |
|
CRC = 1; |
|
} |
|
else if (Feature == "+crypto") { |
|
Crypto = 1; |
|
} |
|
else if (Feature == "+fp-only-sp") { |
|
HW_FP_remove |= HW_FP_DP | HW_FP_HP; |
|
} |
|
} |
|
HW_FP &= ~HW_FP_remove; |
|
|
|
if (!(FPU & NeonFPU) && FPMath == FP_Neon) { |
|
Diags.Report(diag::err_target_unsupported_fpmath) << "neon"; |
|
return false; |
|
} |
|
|
|
if (FPMath == FP_Neon) |
|
Features.push_back("+neonfp"); |
|
else if (FPMath == FP_VFP) |
|
Features.push_back("-neonfp"); |
|
|
|
// Remove front-end specific options which the backend handles differently. |
|
auto Feature = |
|
std::find(Features.begin(), Features.end(), "+soft-float-abi"); |
|
if (Feature != Features.end()) |
|
Features.erase(Feature); |
|
|
|
return true; |
|
} |
|
|
|
bool hasFeature(StringRef Feature) const override { |
|
return llvm::StringSwitch<bool>(Feature) |
|
.Case("arm", true) |
|
.Case("aarch32", true) |
|
.Case("softfloat", SoftFloat) |
|
.Case("thumb", isThumb()) |
|
.Case("neon", (FPU & NeonFPU) && !SoftFloat) |
|
.Case("hwdiv", HWDiv & HWDivThumb) |
|
.Case("hwdiv-arm", HWDiv & HWDivARM) |
|
.Default(false); |
|
} |
|
|
|
bool setCPU(const std::string &Name) override { |
|
if (Name != "generic") |
|
setArchInfo(llvm::ARMTargetParser::parseCPUArch(Name)); |
|
|
|
if (ArchKind == llvm::ARM::AK_INVALID) |
|
return false; |
|
setAtomic(); |
|
CPU = Name; |
|
return true; |
|
} |
|
|
|
bool setFPMath(StringRef Name) override; |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
// Target identification. |
|
Builder.defineMacro("__arm"); |
|
Builder.defineMacro("__arm__"); |
|
|
|
// Target properties. |
|
Builder.defineMacro("__REGISTER_PREFIX__", ""); |
|
if (!CPUAttr.empty()) |
|
Builder.defineMacro("__ARM_ARCH_" + CPUAttr + "__"); |
|
|
|
// ACLE 6.4.1 ARM/Thumb instruction set architecture |
|
// __ARM_ARCH is defined as an integer value indicating the current ARM ISA |
|
Builder.defineMacro("__ARM_ARCH", llvm::utostr(ArchVersion)); |
|
if (ArchVersion >= 8) { |
|
Builder.defineMacro("__ARM_FEATURE_NUMERIC_MAXMIN"); |
|
Builder.defineMacro("__ARM_FEATURE_DIRECTED_ROUNDING"); |
|
} |
|
|
|
// __ARM_ARCH_ISA_ARM is defined to 1 if the core supports the ARM ISA. It |
|
// is not defined for the M-profile. |
|
// NOTE that the deffault profile is assumed to be 'A' |
|
if (CPUProfile.empty() || CPUProfile != "M") |
|
Builder.defineMacro("__ARM_ARCH_ISA_ARM", "1"); |
|
|
|
// __ARM_ARCH_ISA_THUMB is defined to 1 if the core supporst the original |
|
// Thumb ISA (including v6-M). It is set to 2 if the core supports the |
|
// Thumb-2 ISA as found in the v6T2 architecture and all v7 architecture. |
|
if (supportsThumb2()) |
|
Builder.defineMacro("__ARM_ARCH_ISA_THUMB", "2"); |
|
else if (supportsThumb()) |
|
Builder.defineMacro("__ARM_ARCH_ISA_THUMB", "1"); |
|
|
|
// __ARM_32BIT_STATE is defined to 1 if code is being generated for a 32-bit |
|
// instruction set such as ARM or Thumb. |
|
Builder.defineMacro("__ARM_32BIT_STATE", "1"); |
|
|
|
// ACLE 6.4.2 Architectural Profile (A, R, M or pre-Cortex) |
|
|
|
// __ARM_ARCH_PROFILE is defined as 'A', 'R', 'M' or 'S', or unset. |
|
if (!CPUProfile.empty()) |
|
Builder.defineMacro("__ARM_ARCH_PROFILE", "'" + CPUProfile + "'"); |
|
|
|
// ACLE 6.5.1 Hardware Floating Point |
|
if (HW_FP) |
|
Builder.defineMacro("__ARM_FP", "0x" + llvm::utohexstr(HW_FP)); |
|
|
|
// ACLE predefines. |
|
Builder.defineMacro("__ARM_ACLE", "200"); |
|
|
|
// Subtarget options. |
|
|
|
// FIXME: It's more complicated than this and we don't really support |
|
// interworking. |
|
// Windows on ARM does not "support" interworking |
|
if (5 <= ArchVersion && ArchVersion <= 8 && !getTriple().isOSWindows()) |
|
Builder.defineMacro("__THUMB_INTERWORK__"); |
|
|
|
if (ABI == "aapcs" || ABI == "aapcs-linux" || ABI == "aapcs-vfp") { |
|
// Embedded targets on Darwin follow AAPCS, but not EABI. |
|
// Windows on ARM follows AAPCS VFP, but does not conform to EABI. |
|
if (!getTriple().isOSDarwin() && !getTriple().isOSWindows()) |
|
Builder.defineMacro("__ARM_EABI__"); |
|
Builder.defineMacro("__ARM_PCS", "1"); |
|
|
|
if ((!SoftFloat && !SoftFloatABI) || ABI == "aapcs-vfp") |
|
Builder.defineMacro("__ARM_PCS_VFP", "1"); |
|
} |
|
|
|
if (SoftFloat) |
|
Builder.defineMacro("__SOFTFP__"); |
|
|
|
if (CPU == "xscale") |
|
Builder.defineMacro("__XSCALE__"); |
|
|
|
if (isThumb()) { |
|
Builder.defineMacro("__THUMBEL__"); |
|
Builder.defineMacro("__thumb__"); |
|
if (supportsThumb2()) |
|
Builder.defineMacro("__thumb2__"); |
|
} |
|
if (((HWDiv & HWDivThumb) && isThumb()) || ((HWDiv & HWDivARM) && !isThumb())) |
|
Builder.defineMacro("__ARM_ARCH_EXT_IDIV__", "1"); |
|
|
|
// Note, this is always on in gcc, even though it doesn't make sense. |
|
Builder.defineMacro("__APCS_32__"); |
|
|
|
if (FPUModeIsVFP((FPUMode)FPU)) { |
|
Builder.defineMacro("__VFP_FP__"); |
|
if (FPU & VFP2FPU) |
|
Builder.defineMacro("__ARM_VFPV2__"); |
|
if (FPU & VFP3FPU) |
|
Builder.defineMacro("__ARM_VFPV3__"); |
|
if (FPU & VFP4FPU) |
|
Builder.defineMacro("__ARM_VFPV4__"); |
|
} |
|
|
|
// This only gets set when Neon instructions are actually available, unlike |
|
// the VFP define, hence the soft float and arch check. This is subtly |
|
// different from gcc, we follow the intent which was that it should be set |
|
// when Neon instructions are actually available. |
|
if ((FPU & NeonFPU) && !SoftFloat && ArchVersion >= 7) { |
|
Builder.defineMacro("__ARM_NEON"); |
|
Builder.defineMacro("__ARM_NEON__"); |
|
} |
|
|
|
Builder.defineMacro("__ARM_SIZEOF_WCHAR_T", |
|
Opts.ShortWChar ? "2" : "4"); |
|
|
|
Builder.defineMacro("__ARM_SIZEOF_MINIMAL_ENUM", |
|
Opts.ShortEnums ? "1" : "4"); |
|
|
|
if (CRC) |
|
Builder.defineMacro("__ARM_FEATURE_CRC32"); |
|
|
|
if (Crypto) |
|
Builder.defineMacro("__ARM_FEATURE_CRYPTO"); |
|
|
|
if (ArchVersion >= 6 && CPUAttr != "6M") { |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_1"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_2"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_4"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_8"); |
|
} |
|
|
|
bool is5EOrAbove = (ArchVersion >= 6 || |
|
(ArchVersion == 5 && CPUAttr.count('E'))); |
|
// FIXME: We are not getting all 32-bit ARM architectures |
|
bool is32Bit = (!isThumb() || supportsThumb2()); |
|
if (is5EOrAbove && is32Bit && (CPUProfile != "M" || CPUAttr == "7EM")) |
|
Builder.defineMacro("__ARM_FEATURE_DSP"); |
|
} |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::ARM::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
bool isCLZForZeroUndef() const override { return false; } |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return IsAAPCS ? AAPCSABIBuiltinVaList : TargetInfo::VoidPtrBuiltinVaList; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override; |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override; |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const override { |
|
switch (*Name) { |
|
default: break; |
|
case 'l': // r0-r7 |
|
case 'h': // r8-r15 |
|
case 'w': // VFP Floating point register single precision |
|
case 'P': // VFP Floating point register double precision |
|
Info.setAllowsRegister(); |
|
return true; |
|
case 'I': |
|
case 'J': |
|
case 'K': |
|
case 'L': |
|
case 'M': |
|
// FIXME |
|
return true; |
|
case 'Q': // A memory address that is a single base register. |
|
Info.setAllowsMemory(); |
|
return true; |
|
case 'U': // a memory reference... |
|
switch (Name[1]) { |
|
case 'q': // ...ARMV4 ldrsb |
|
case 'v': // ...VFP load/store (reg+constant offset) |
|
case 'y': // ...iWMMXt load/store |
|
case 't': // address valid for load/store opaque types wider |
|
// than 128-bits |
|
case 'n': // valid address for Neon doubleword vector load/store |
|
case 'm': // valid address for Neon element and structure load/store |
|
case 's': // valid address for non-offset loads/stores of quad-word |
|
// values in four ARM registers |
|
Info.setAllowsMemory(); |
|
Name++; |
|
return true; |
|
} |
|
} |
|
return false; |
|
} |
|
std::string convertConstraint(const char *&Constraint) const override { |
|
std::string R; |
|
switch (*Constraint) { |
|
case 'U': // Two-character constraint; add "^" hint for later parsing. |
|
R = std::string("^") + std::string(Constraint, 2); |
|
Constraint++; |
|
break; |
|
case 'p': // 'p' should be translated to 'r' by default. |
|
R = std::string("r"); |
|
break; |
|
default: |
|
return std::string(1, *Constraint); |
|
} |
|
return R; |
|
} |
|
bool |
|
validateConstraintModifier(StringRef Constraint, char Modifier, unsigned Size, |
|
std::string &SuggestedModifier) const override { |
|
bool isOutput = (Constraint[0] == '='); |
|
bool isInOut = (Constraint[0] == '+'); |
|
|
|
// Strip off constraint modifiers. |
|
while (Constraint[0] == '=' || |
|
Constraint[0] == '+' || |
|
Constraint[0] == '&') |
|
Constraint = Constraint.substr(1); |
|
|
|
switch (Constraint[0]) { |
|
default: break; |
|
case 'r': { |
|
switch (Modifier) { |
|
default: |
|
return (isInOut || isOutput || Size <= 64); |
|
case 'q': |
|
// A register of size 32 cannot fit a vector type. |
|
return false; |
|
} |
|
} |
|
} |
|
|
|
return true; |
|
} |
|
const char *getClobbers() const override { |
|
// FIXME: Is this really right? |
|
return ""; |
|
} |
|
|
|
CallingConvCheckResult checkCallingConvention(CallingConv CC) const override { |
|
return (CC == CC_AAPCS || CC == CC_AAPCS_VFP) ? CCCR_OK : CCCR_Warning; |
|
} |
|
|
|
int getEHDataRegisterNumber(unsigned RegNo) const override { |
|
if (RegNo == 0) return 0; |
|
if (RegNo == 1) return 1; |
|
return -1; |
|
} |
|
|
|
bool hasSjLjLowering() const override { |
|
return true; |
|
} |
|
}; |
|
|
|
bool ARMTargetInfo::setFPMath(StringRef Name) { |
|
if (Name == "neon") { |
|
FPMath = FP_Neon; |
|
return true; |
|
} |
|
else if (Name == "vfp" || Name == "vfp2" || Name == "vfp3" || |
|
Name == "vfp4") { |
|
FPMath = FP_VFP; |
|
return true; |
|
} |
|
return false; |
|
} |
|
|
|
const char * const ARMTargetInfo::GCCRegNames[] = { |
|
// Integer registers |
|
"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", |
|
"r8", "r9", "r10", "r11", "r12", "sp", "lr", "pc", |
|
|
|
// Float registers |
|
"s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7", |
|
"s8", "s9", "s10", "s11", "s12", "s13", "s14", "s15", |
|
"s16", "s17", "s18", "s19", "s20", "s21", "s22", "s23", |
|
"s24", "s25", "s26", "s27", "s28", "s29", "s30", "s31", |
|
|
|
// Double registers |
|
"d0", "d1", "d2", "d3", "d4", "d5", "d6", "d7", |
|
"d8", "d9", "d10", "d11", "d12", "d13", "d14", "d15", |
|
"d16", "d17", "d18", "d19", "d20", "d21", "d22", "d23", |
|
"d24", "d25", "d26", "d27", "d28", "d29", "d30", "d31", |
|
|
|
// Quad registers |
|
"q0", "q1", "q2", "q3", "q4", "q5", "q6", "q7", |
|
"q8", "q9", "q10", "q11", "q12", "q13", "q14", "q15" |
|
}; |
|
|
|
void ARMTargetInfo::getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
|
|
const TargetInfo::GCCRegAlias ARMTargetInfo::GCCRegAliases[] = { |
|
{ { "a1" }, "r0" }, |
|
{ { "a2" }, "r1" }, |
|
{ { "a3" }, "r2" }, |
|
{ { "a4" }, "r3" }, |
|
{ { "v1" }, "r4" }, |
|
{ { "v2" }, "r5" }, |
|
{ { "v3" }, "r6" }, |
|
{ { "v4" }, "r7" }, |
|
{ { "v5" }, "r8" }, |
|
{ { "v6", "rfp" }, "r9" }, |
|
{ { "sl" }, "r10" }, |
|
{ { "fp" }, "r11" }, |
|
{ { "ip" }, "r12" }, |
|
{ { "r13" }, "sp" }, |
|
{ { "r14" }, "lr" }, |
|
{ { "r15" }, "pc" }, |
|
// The S, D and Q registers overlap, but aren't really aliases; we |
|
// don't want to substitute one of these for a different-sized one. |
|
}; |
|
|
|
void ARMTargetInfo::getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const { |
|
Aliases = GCCRegAliases; |
|
NumAliases = llvm::array_lengthof(GCCRegAliases); |
|
} |
|
|
|
const Builtin::Info ARMTargetInfo::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr}, |
|
#define LIBBUILTIN(ID, TYPE, ATTRS, HEADER) \ |
|
{ #ID, TYPE, ATTRS, HEADER, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsNEON.def" |
|
|
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr}, |
|
#define LANGBUILTIN(ID, TYPE, ATTRS, LANG) \ |
|
{ #ID, TYPE, ATTRS, nullptr, LANG, nullptr}, |
|
#define LIBBUILTIN(ID, TYPE, ATTRS, HEADER) \ |
|
{ #ID, TYPE, ATTRS, HEADER, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsARM.def" |
|
}; |
|
|
|
class ARMleTargetInfo : public ARMTargetInfo { |
|
public: |
|
ARMleTargetInfo(const llvm::Triple &Triple) |
|
: ARMTargetInfo(Triple, false) { } |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__ARMEL__"); |
|
ARMTargetInfo::getTargetDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
class ARMbeTargetInfo : public ARMTargetInfo { |
|
public: |
|
ARMbeTargetInfo(const llvm::Triple &Triple) |
|
: ARMTargetInfo(Triple, true) { } |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__ARMEB__"); |
|
Builder.defineMacro("__ARM_BIG_ENDIAN"); |
|
ARMTargetInfo::getTargetDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
class WindowsARMTargetInfo : public WindowsTargetInfo<ARMleTargetInfo> { |
|
const llvm::Triple Triple; |
|
public: |
|
WindowsARMTargetInfo(const llvm::Triple &Triple) |
|
: WindowsTargetInfo<ARMleTargetInfo>(Triple), Triple(Triple) { |
|
TLSSupported = false; |
|
WCharType = UnsignedShort; |
|
SizeType = UnsignedInt; |
|
UserLabelPrefix = ""; |
|
} |
|
void getVisualStudioDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const { |
|
WindowsTargetInfo<ARMleTargetInfo>::getVisualStudioDefines(Opts, Builder); |
|
|
|
// FIXME: this is invalid for WindowsCE |
|
Builder.defineMacro("_M_ARM_NT", "1"); |
|
Builder.defineMacro("_M_ARMT", "_M_ARM"); |
|
Builder.defineMacro("_M_THUMB", "_M_ARM"); |
|
|
|
assert((Triple.getArch() == llvm::Triple::arm || |
|
Triple.getArch() == llvm::Triple::thumb) && |
|
"invalid architecture for Windows ARM target info"); |
|
unsigned Offset = Triple.getArch() == llvm::Triple::arm ? 4 : 6; |
|
Builder.defineMacro("_M_ARM", Triple.getArchName().substr(Offset)); |
|
|
|
// TODO map the complete set of values |
|
// 31: VFPv3 40: VFPv4 |
|
Builder.defineMacro("_M_ARM_FP", "31"); |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
CallingConvCheckResult checkCallingConvention(CallingConv CC) const override { |
|
switch (CC) { |
|
case CC_X86StdCall: |
|
case CC_X86ThisCall: |
|
case CC_X86FastCall: |
|
case CC_X86VectorCall: |
|
return CCCR_Ignore; |
|
case CC_C: |
|
return CCCR_OK; |
|
default: |
|
return CCCR_Warning; |
|
} |
|
} |
|
}; |
|
|
|
// Windows ARM + Itanium C++ ABI Target |
|
class ItaniumWindowsARMleTargetInfo : public WindowsARMTargetInfo { |
|
public: |
|
ItaniumWindowsARMleTargetInfo(const llvm::Triple &Triple) |
|
: WindowsARMTargetInfo(Triple) { |
|
TheCXXABI.set(TargetCXXABI::GenericARM); |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
WindowsARMTargetInfo::getTargetDefines(Opts, Builder); |
|
|
|
if (Opts.MSVCCompat) |
|
WindowsARMTargetInfo::getVisualStudioDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
// Windows ARM, MS (C++) ABI |
|
class MicrosoftARMleTargetInfo : public WindowsARMTargetInfo { |
|
public: |
|
MicrosoftARMleTargetInfo(const llvm::Triple &Triple) |
|
: WindowsARMTargetInfo(Triple) { |
|
TheCXXABI.set(TargetCXXABI::Microsoft); |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
WindowsARMTargetInfo::getTargetDefines(Opts, Builder); |
|
WindowsARMTargetInfo::getVisualStudioDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
// ARM MinGW target |
|
class MinGWARMTargetInfo : public WindowsARMTargetInfo { |
|
public: |
|
MinGWARMTargetInfo(const llvm::Triple &Triple) |
|
: WindowsARMTargetInfo(Triple) { |
|
TheCXXABI.set(TargetCXXABI::GenericARM); |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
WindowsARMTargetInfo::getTargetDefines(Opts, Builder); |
|
DefineStd(Builder, "WIN32", Opts); |
|
DefineStd(Builder, "WINNT", Opts); |
|
Builder.defineMacro("_ARM_"); |
|
addMinGWDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
// ARM Cygwin target |
|
class CygwinARMTargetInfo : public ARMleTargetInfo { |
|
public: |
|
CygwinARMTargetInfo(const llvm::Triple &Triple) : ARMleTargetInfo(Triple) { |
|
TLSSupported = false; |
|
WCharType = UnsignedShort; |
|
DoubleAlign = LongLongAlign = 64; |
|
DataLayoutString = "e-m:e-p:32:32-i64:64-v128:64:128-a:0:32-n32-S64"; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
ARMleTargetInfo::getTargetDefines(Opts, Builder); |
|
Builder.defineMacro("_ARM_"); |
|
Builder.defineMacro("__CYGWIN__"); |
|
Builder.defineMacro("__CYGWIN32__"); |
|
DefineStd(Builder, "unix", Opts); |
|
if (Opts.CPlusPlus) |
|
Builder.defineMacro("_GNU_SOURCE"); |
|
} |
|
}; |
|
|
|
class DarwinARMTargetInfo : |
|
public DarwinTargetInfo<ARMleTargetInfo> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
getDarwinDefines(Builder, Opts, Triple, PlatformName, PlatformMinVersion); |
|
} |
|
|
|
public: |
|
DarwinARMTargetInfo(const llvm::Triple &Triple) |
|
: DarwinTargetInfo<ARMleTargetInfo>(Triple) { |
|
HasAlignMac68kSupport = true; |
|
// iOS always has 64-bit atomic instructions. |
|
// FIXME: This should be based off of the target features in |
|
// ARMleTargetInfo. |
|
MaxAtomicInlineWidth = 64; |
|
|
|
// Darwin on iOS uses a variant of the ARM C++ ABI. |
|
TheCXXABI.set(TargetCXXABI::iOS); |
|
|
|
if (Triple.getArchName() == "armv7k") |
|
DoubleAlign = 64; |
|
} |
|
}; |
|
|
|
class AArch64TargetInfo : public TargetInfo { |
|
virtual void setDataLayoutString() = 0; |
|
static const TargetInfo::GCCRegAlias GCCRegAliases[]; |
|
static const char *const GCCRegNames[]; |
|
|
|
enum FPUModeEnum { |
|
FPUMode, |
|
NeonMode |
|
}; |
|
|
|
unsigned FPU; |
|
unsigned CRC; |
|
unsigned Crypto; |
|
|
|
static const Builtin::Info BuiltinInfo[]; |
|
|
|
std::string ABI; |
|
|
|
public: |
|
AArch64TargetInfo(const llvm::Triple &Triple) |
|
: TargetInfo(Triple), ABI("aapcs") { |
|
|
|
if (getTriple().getOS() == llvm::Triple::NetBSD) { |
|
WCharType = SignedInt; |
|
|
|
// NetBSD apparently prefers consistency across ARM targets to consistency |
|
// across 64-bit targets. |
|
Int64Type = SignedLongLong; |
|
IntMaxType = SignedLongLong; |
|
} |
|
else { |
|
WCharType = UnsignedInt; |
|
Int64Type = SignedLong; |
|
IntMaxType = SignedLong; |
|
} |
|
|
|
LongWidth = LongAlign = PointerWidth = PointerAlign = 64; |
|
MaxVectorAlign = 128; |
|
MaxAtomicInlineWidth = 128; |
|
MaxAtomicPromoteWidth = 128; |
|
|
|
LongDoubleWidth = LongDoubleAlign = SuitableAlign = 128; |
|
LongDoubleFormat = &llvm::APFloat::IEEEquad; |
|
|
|
// {} in inline assembly are neon specifiers, not assembly variant |
|
// specifiers. |
|
NoAsmVariants = true; |
|
|
|
// AAPCS gives rules for bitfields. 7.1.7 says: "The container type |
|
// contributes to the alignment of the containing aggregate in the same way |
|
// a plain (non bit-field) member of that type would, without exception for |
|
// zero-sized or anonymous bit-fields." |
|
UseBitFieldTypeAlignment = true; |
|
UseZeroLengthBitfieldAlignment = true; |
|
|
|
// AArch64 targets default to using the ARM C++ ABI. |
|
TheCXXABI.set(TargetCXXABI::GenericAArch64); |
|
} |
|
|
|
StringRef getABI() const override { return ABI; } |
|
bool setABI(const std::string &Name) override { |
|
if (Name != "aapcs" && Name != "darwinpcs") |
|
return false; |
|
|
|
ABI = Name; |
|
return true; |
|
} |
|
|
|
bool setCPU(const std::string &Name) override { |
|
bool CPUKnown = llvm::StringSwitch<bool>(Name) |
|
.Case("generic", true) |
|
.Cases("cortex-a53", "cortex-a57", "cortex-a72", true) |
|
.Case("cyclone", true) |
|
.Default(false); |
|
return CPUKnown; |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
// Target identification. |
|
Builder.defineMacro("__aarch64__"); |
|
|
|
// Target properties. |
|
Builder.defineMacro("_LP64"); |
|
Builder.defineMacro("__LP64__"); |
|
|
|
// ACLE predefines. Many can only have one possible value on v8 AArch64. |
|
Builder.defineMacro("__ARM_ACLE", "200"); |
|
Builder.defineMacro("__ARM_ARCH", "8"); |
|
Builder.defineMacro("__ARM_ARCH_PROFILE", "'A'"); |
|
|
|
Builder.defineMacro("__ARM_64BIT_STATE"); |
|
Builder.defineMacro("__ARM_PCS_AAPCS64"); |
|
Builder.defineMacro("__ARM_ARCH_ISA_A64"); |
|
|
|
Builder.defineMacro("__ARM_FEATURE_UNALIGNED"); |
|
Builder.defineMacro("__ARM_FEATURE_CLZ"); |
|
Builder.defineMacro("__ARM_FEATURE_FMA"); |
|
Builder.defineMacro("__ARM_FEATURE_DIV"); |
|
Builder.defineMacro("__ARM_FEATURE_IDIV"); // As specified in ACLE |
|
Builder.defineMacro("__ARM_FEATURE_DIV"); // For backwards compatibility |
|
Builder.defineMacro("__ARM_FEATURE_NUMERIC_MAXMIN"); |
|
Builder.defineMacro("__ARM_FEATURE_DIRECTED_ROUNDING"); |
|
|
|
Builder.defineMacro("__ARM_ALIGN_MAX_STACK_PWR", "4"); |
|
|
|
// 0xe implies support for half, single and double precision operations. |
|
Builder.defineMacro("__ARM_FP", "0xe"); |
|
|
|
// PCS specifies this for SysV variants, which is all we support. Other ABIs |
|
// may choose __ARM_FP16_FORMAT_ALTERNATIVE. |
|
Builder.defineMacro("__ARM_FP16_FORMAT_IEEE"); |
|
|
|
if (Opts.FastMath || Opts.FiniteMathOnly) |
|
Builder.defineMacro("__ARM_FP_FAST"); |
|
|
|
if (Opts.C99 && !Opts.Freestanding) |
|
Builder.defineMacro("__ARM_FP_FENV_ROUNDING"); |
|
|
|
Builder.defineMacro("__ARM_SIZEOF_WCHAR_T", Opts.ShortWChar ? "2" : "4"); |
|
|
|
Builder.defineMacro("__ARM_SIZEOF_MINIMAL_ENUM", |
|
Opts.ShortEnums ? "1" : "4"); |
|
|
|
if (FPU == NeonMode) { |
|
Builder.defineMacro("__ARM_NEON"); |
|
// 64-bit NEON supports half, single and double precision operations. |
|
Builder.defineMacro("__ARM_NEON_FP", "0xe"); |
|
} |
|
|
|
if (CRC) |
|
Builder.defineMacro("__ARM_FEATURE_CRC32"); |
|
|
|
if (Crypto) |
|
Builder.defineMacro("__ARM_FEATURE_CRYPTO"); |
|
|
|
// All of the __sync_(bool|val)_compare_and_swap_(1|2|4|8) builtins work. |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_1"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_2"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_4"); |
|
Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_8"); |
|
} |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::AArch64::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
|
|
bool hasFeature(StringRef Feature) const override { |
|
return Feature == "aarch64" || |
|
Feature == "arm64" || |
|
Feature == "arm" || |
|
(Feature == "neon" && FPU == NeonMode); |
|
} |
|
|
|
bool handleTargetFeatures(std::vector<std::string> &Features, |
|
DiagnosticsEngine &Diags) override { |
|
FPU = FPUMode; |
|
CRC = 0; |
|
Crypto = 0; |
|
for (unsigned i = 0, e = Features.size(); i != e; ++i) { |
|
if (Features[i] == "+neon") |
|
FPU = NeonMode; |
|
if (Features[i] == "+crc") |
|
CRC = 1; |
|
if (Features[i] == "+crypto") |
|
Crypto = 1; |
|
} |
|
|
|
setDataLayoutString(); |
|
|
|
return true; |
|
} |
|
|
|
bool isCLZForZeroUndef() const override { return false; } |
|
|
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::AArch64ABIBuiltinVaList; |
|
} |
|
|
|
void getGCCRegNames(const char *const *&Names, |
|
unsigned &NumNames) const override; |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override; |
|
|
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const override { |
|
switch (*Name) { |
|
default: |
|
return false; |
|
case 'w': // Floating point and SIMD registers (V0-V31) |
|
Info.setAllowsRegister(); |
|
return true; |
|
case 'I': // Constant that can be used with an ADD instruction |
|
case 'J': // Constant that can be used with a SUB instruction |
|
case 'K': // Constant that can be used with a 32-bit logical instruction |
|
case 'L': // Constant that can be used with a 64-bit logical instruction |
|
case 'M': // Constant that can be used as a 32-bit MOV immediate |
|
case 'N': // Constant that can be used as a 64-bit MOV immediate |
|
case 'Y': // Floating point constant zero |
|
case 'Z': // Integer constant zero |
|
return true; |
|
case 'Q': // A memory reference with base register and no offset |
|
Info.setAllowsMemory(); |
|
return true; |
|
case 'S': // A symbolic address |
|
Info.setAllowsRegister(); |
|
return true; |
|
case 'U': |
|
// Ump: A memory address suitable for ldp/stp in SI, DI, SF and DF modes. |
|
// Utf: A memory address suitable for ldp/stp in TF mode. |
|
// Usa: An absolute symbolic address. |
|
// Ush: The high part (bits 32:12) of a pc-relative symbolic address. |
|
llvm_unreachable("FIXME: Unimplemented support for U* constraints."); |
|
case 'z': // Zero register, wzr or xzr |
|
Info.setAllowsRegister(); |
|
return true; |
|
case 'x': // Floating point and SIMD registers (V0-V15) |
|
Info.setAllowsRegister(); |
|
return true; |
|
} |
|
return false; |
|
} |
|
|
|
bool |
|
validateConstraintModifier(StringRef Constraint, char Modifier, unsigned Size, |
|
std::string &SuggestedModifier) const override { |
|
// Strip off constraint modifiers. |
|
while (Constraint[0] == '=' || Constraint[0] == '+' || Constraint[0] == '&') |
|
Constraint = Constraint.substr(1); |
|
|
|
switch (Constraint[0]) { |
|
default: |
|
return true; |
|
case 'z': |
|
case 'r': { |
|
switch (Modifier) { |
|
case 'x': |
|
case 'w': |
|
// For now assume that the person knows what they're |
|
// doing with the modifier. |
|
return true; |
|
default: |
|
// By default an 'r' constraint will be in the 'x' |
|
// registers. |
|
if (Size == 64) |
|
return true; |
|
|
|
SuggestedModifier = "w"; |
|
return false; |
|
} |
|
} |
|
} |
|
} |
|
|
|
const char *getClobbers() const override { return ""; } |
|
|
|
int getEHDataRegisterNumber(unsigned RegNo) const override { |
|
if (RegNo == 0) |
|
return 0; |
|
if (RegNo == 1) |
|
return 1; |
|
return -1; |
|
} |
|
}; |
|
|
|
const char *const AArch64TargetInfo::GCCRegNames[] = { |
|
// 32-bit Integer registers |
|
"w0", "w1", "w2", "w3", "w4", "w5", "w6", "w7", "w8", "w9", "w10", |
|
"w11", "w12", "w13", "w14", "w15", "w16", "w17", "w18", "w19", "w20", "w21", |
|
"w22", "w23", "w24", "w25", "w26", "w27", "w28", "w29", "w30", "wsp", |
|
|
|
// 64-bit Integer registers |
|
"x0", "x1", "x2", "x3", "x4", "x5", "x6", "x7", "x8", "x9", "x10", |
|
"x11", "x12", "x13", "x14", "x15", "x16", "x17", "x18", "x19", "x20", "x21", |
|
"x22", "x23", "x24", "x25", "x26", "x27", "x28", "fp", "lr", "sp", |
|
|
|
// 32-bit floating point regsisters |
|
"s0", "s1", "s2", "s3", "s4", "s5", "s6", "s7", "s8", "s9", "s10", |
|
"s11", "s12", "s13", "s14", "s15", "s16", "s17", "s18", "s19", "s20", "s21", |
|
"s22", "s23", "s24", "s25", "s26", "s27", "s28", "s29", "s30", "s31", |
|
|
|
// 64-bit floating point regsisters |
|
"d0", "d1", "d2", "d3", "d4", "d5", "d6", "d7", "d8", "d9", "d10", |
|
"d11", "d12", "d13", "d14", "d15", "d16", "d17", "d18", "d19", "d20", "d21", |
|
"d22", "d23", "d24", "d25", "d26", "d27", "d28", "d29", "d30", "d31", |
|
|
|
// Vector registers |
|
"v0", "v1", "v2", "v3", "v4", "v5", "v6", "v7", "v8", "v9", "v10", |
|
"v11", "v12", "v13", "v14", "v15", "v16", "v17", "v18", "v19", "v20", "v21", |
|
"v22", "v23", "v24", "v25", "v26", "v27", "v28", "v29", "v30", "v31" |
|
}; |
|
|
|
void AArch64TargetInfo::getGCCRegNames(const char *const *&Names, |
|
unsigned &NumNames) const { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
|
|
const TargetInfo::GCCRegAlias AArch64TargetInfo::GCCRegAliases[] = { |
|
{ { "w31" }, "wsp" }, |
|
{ { "x29" }, "fp" }, |
|
{ { "x30" }, "lr" }, |
|
{ { "x31" }, "sp" }, |
|
// The S/D/Q and W/X registers overlap, but aren't really aliases; we |
|
// don't want to substitute one of these for a different-sized one. |
|
}; |
|
|
|
void AArch64TargetInfo::getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const { |
|
Aliases = GCCRegAliases; |
|
NumAliases = llvm::array_lengthof(GCCRegAliases); |
|
} |
|
|
|
const Builtin::Info AArch64TargetInfo::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsNEON.def" |
|
|
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsAArch64.def" |
|
}; |
|
|
|
class AArch64leTargetInfo : public AArch64TargetInfo { |
|
void setDataLayoutString() override { |
|
if (getTriple().isOSBinFormatMachO()) |
|
DataLayoutString = "e-m:o-i64:64-i128:128-n32:64-S128"; |
|
else |
|
DataLayoutString = "e-m:e-i64:64-i128:128-n32:64-S128"; |
|
} |
|
|
|
public: |
|
AArch64leTargetInfo(const llvm::Triple &Triple) |
|
: AArch64TargetInfo(Triple) { |
|
BigEndian = false; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__AARCH64EL__"); |
|
AArch64TargetInfo::getTargetDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
class AArch64beTargetInfo : public AArch64TargetInfo { |
|
void setDataLayoutString() override { |
|
assert(!getTriple().isOSBinFormatMachO()); |
|
DataLayoutString = "E-m:e-i64:64-i128:128-n32:64-S128"; |
|
} |
|
|
|
public: |
|
AArch64beTargetInfo(const llvm::Triple &Triple) |
|
: AArch64TargetInfo(Triple) { } |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__AARCH64EB__"); |
|
Builder.defineMacro("__AARCH_BIG_ENDIAN"); |
|
Builder.defineMacro("__ARM_BIG_ENDIAN"); |
|
AArch64TargetInfo::getTargetDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
class DarwinAArch64TargetInfo : public DarwinTargetInfo<AArch64leTargetInfo> { |
|
protected: |
|
void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__AARCH64_SIMD__"); |
|
Builder.defineMacro("__ARM64_ARCH_8__"); |
|
Builder.defineMacro("__ARM_NEON__"); |
|
Builder.defineMacro("__LITTLE_ENDIAN__"); |
|
Builder.defineMacro("__REGISTER_PREFIX__", ""); |
|
Builder.defineMacro("__arm64", "1"); |
|
Builder.defineMacro("__arm64__", "1"); |
|
|
|
getDarwinDefines(Builder, Opts, Triple, PlatformName, PlatformMinVersion); |
|
} |
|
|
|
public: |
|
DarwinAArch64TargetInfo(const llvm::Triple &Triple) |
|
: DarwinTargetInfo<AArch64leTargetInfo>(Triple) { |
|
Int64Type = SignedLongLong; |
|
WCharType = SignedInt; |
|
UseSignedCharForObjCBool = false; |
|
|
|
LongDoubleWidth = LongDoubleAlign = SuitableAlign = 64; |
|
LongDoubleFormat = &llvm::APFloat::IEEEdouble; |
|
|
|
TheCXXABI.set(TargetCXXABI::iOS64); |
|
} |
|
|
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
}; |
|
|
|
// Hexagon abstract base class |
|
class HexagonTargetInfo : public TargetInfo { |
|
static const Builtin::Info BuiltinInfo[]; |
|
static const char * const GCCRegNames[]; |
|
static const TargetInfo::GCCRegAlias GCCRegAliases[]; |
|
std::string CPU; |
|
public: |
|
HexagonTargetInfo(const llvm::Triple &Triple) : TargetInfo(Triple) { |
|
BigEndian = false; |
|
DataLayoutString = "e-m:e-p:32:32-i1:32-i64:64-a:0-n32"; |
|
|
|
// {} in inline assembly are packet specifiers, not assembly variant |
|
// specifiers. |
|
NoAsmVariants = true; |
|
} |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::Hexagon::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
|
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const override { |
|
return true; |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override; |
|
|
|
bool hasFeature(StringRef Feature) const override { |
|
return Feature == "hexagon"; |
|
} |
|
|
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override; |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override; |
|
const char *getClobbers() const override { |
|
return ""; |
|
} |
|
|
|
static const char *getHexagonCPUSuffix(StringRef Name) { |
|
return llvm::StringSwitch<const char*>(Name) |
|
.Case("hexagonv4", "4") |
|
.Case("hexagonv5", "5") |
|
.Default(nullptr); |
|
} |
|
|
|
bool setCPU(const std::string &Name) override { |
|
if (!getHexagonCPUSuffix(Name)) |
|
return false; |
|
|
|
CPU = Name; |
|
return true; |
|
} |
|
}; |
|
|
|
void HexagonTargetInfo::getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const { |
|
Builder.defineMacro("qdsp6"); |
|
Builder.defineMacro("__qdsp6", "1"); |
|
Builder.defineMacro("__qdsp6__", "1"); |
|
|
|
Builder.defineMacro("hexagon"); |
|
Builder.defineMacro("__hexagon", "1"); |
|
Builder.defineMacro("__hexagon__", "1"); |
|
|
|
if (CPU == "hexagonv1") { |
|
Builder.defineMacro("__HEXAGON_V1__"); |
|
Builder.defineMacro("__HEXAGON_ARCH__", "1"); |
|
if (Opts.HexagonQdsp6Compat) { |
|
Builder.defineMacro("__QDSP6_V1__"); |
|
Builder.defineMacro("__QDSP6_ARCH__", "1"); |
|
} |
|
} |
|
else if (CPU == "hexagonv2") { |
|
Builder.defineMacro("__HEXAGON_V2__"); |
|
Builder.defineMacro("__HEXAGON_ARCH__", "2"); |
|
if (Opts.HexagonQdsp6Compat) { |
|
Builder.defineMacro("__QDSP6_V2__"); |
|
Builder.defineMacro("__QDSP6_ARCH__", "2"); |
|
} |
|
} |
|
else if (CPU == "hexagonv3") { |
|
Builder.defineMacro("__HEXAGON_V3__"); |
|
Builder.defineMacro("__HEXAGON_ARCH__", "3"); |
|
if (Opts.HexagonQdsp6Compat) { |
|
Builder.defineMacro("__QDSP6_V3__"); |
|
Builder.defineMacro("__QDSP6_ARCH__", "3"); |
|
} |
|
} |
|
else if (CPU == "hexagonv4") { |
|
Builder.defineMacro("__HEXAGON_V4__"); |
|
Builder.defineMacro("__HEXAGON_ARCH__", "4"); |
|
if (Opts.HexagonQdsp6Compat) { |
|
Builder.defineMacro("__QDSP6_V4__"); |
|
Builder.defineMacro("__QDSP6_ARCH__", "4"); |
|
} |
|
} |
|
else if (CPU == "hexagonv5") { |
|
Builder.defineMacro("__HEXAGON_V5__"); |
|
Builder.defineMacro("__HEXAGON_ARCH__", "5"); |
|
if (Opts.HexagonQdsp6Compat) { |
|
Builder.defineMacro("__QDSP6_V5__"); |
|
Builder.defineMacro("__QDSP6_ARCH__", "5"); |
|
} |
|
} |
|
} |
|
|
|
const char * const HexagonTargetInfo::GCCRegNames[] = { |
|
"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", |
|
"r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", |
|
"r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", |
|
"r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31", |
|
"p0", "p1", "p2", "p3", |
|
"sa0", "lc0", "sa1", "lc1", "m0", "m1", "usr", "ugp" |
|
}; |
|
|
|
void HexagonTargetInfo::getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
|
|
|
|
const TargetInfo::GCCRegAlias HexagonTargetInfo::GCCRegAliases[] = { |
|
{ { "sp" }, "r29" }, |
|
{ { "fp" }, "r30" }, |
|
{ { "lr" }, "r31" }, |
|
}; |
|
|
|
void HexagonTargetInfo::getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const { |
|
Aliases = GCCRegAliases; |
|
NumAliases = llvm::array_lengthof(GCCRegAliases); |
|
} |
|
|
|
|
|
const Builtin::Info HexagonTargetInfo::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#define LIBBUILTIN(ID, TYPE, ATTRS, HEADER) \ |
|
{ #ID, TYPE, ATTRS, HEADER, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsHexagon.def" |
|
}; |
|
|
|
// Shared base class for SPARC v8 (32-bit) and SPARC v9 (64-bit). |
|
class SparcTargetInfo : public TargetInfo { |
|
static const TargetInfo::GCCRegAlias GCCRegAliases[]; |
|
static const char * const GCCRegNames[]; |
|
bool SoftFloat; |
|
public: |
|
SparcTargetInfo(const llvm::Triple &Triple) |
|
: TargetInfo(Triple), SoftFloat(false) {} |
|
|
|
bool handleTargetFeatures(std::vector<std::string> &Features, |
|
DiagnosticsEngine &Diags) override { |
|
// The backend doesn't actually handle soft float yet, but in case someone |
|
// is using the support for the front end continue to support it. |
|
auto Feature = std::find(Features.begin(), Features.end(), "+soft-float"); |
|
if (Feature != Features.end()) { |
|
SoftFloat = true; |
|
Features.erase(Feature); |
|
} |
|
return true; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "sparc", Opts); |
|
Builder.defineMacro("__REGISTER_PREFIX__", ""); |
|
|
|
if (SoftFloat) |
|
Builder.defineMacro("SOFT_FLOAT", "1"); |
|
} |
|
|
|
bool hasFeature(StringRef Feature) const override { |
|
return llvm::StringSwitch<bool>(Feature) |
|
.Case("softfloat", SoftFloat) |
|
.Case("sparc", true) |
|
.Default(false); |
|
} |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
// FIXME: Implement! |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::VoidPtrBuiltinVaList; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override; |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override; |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &info) const override { |
|
// FIXME: Implement! |
|
switch (*Name) { |
|
case 'I': // Signed 13-bit constant |
|
case 'J': // Zero |
|
case 'K': // 32-bit constant with the low 12 bits clear |
|
case 'L': // A constant in the range supported by movcc (11-bit signed imm) |
|
case 'M': // A constant in the range supported by movrcc (19-bit signed imm) |
|
case 'N': // Same as 'K' but zext (required for SIMode) |
|
case 'O': // The constant 4096 |
|
return true; |
|
} |
|
return false; |
|
} |
|
const char *getClobbers() const override { |
|
// FIXME: Implement! |
|
return ""; |
|
} |
|
}; |
|
|
|
const char * const SparcTargetInfo::GCCRegNames[] = { |
|
"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", |
|
"r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", |
|
"r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", |
|
"r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31" |
|
}; |
|
|
|
void SparcTargetInfo::getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
|
|
const TargetInfo::GCCRegAlias SparcTargetInfo::GCCRegAliases[] = { |
|
{ { "g0" }, "r0" }, |
|
{ { "g1" }, "r1" }, |
|
{ { "g2" }, "r2" }, |
|
{ { "g3" }, "r3" }, |
|
{ { "g4" }, "r4" }, |
|
{ { "g5" }, "r5" }, |
|
{ { "g6" }, "r6" }, |
|
{ { "g7" }, "r7" }, |
|
{ { "o0" }, "r8" }, |
|
{ { "o1" }, "r9" }, |
|
{ { "o2" }, "r10" }, |
|
{ { "o3" }, "r11" }, |
|
{ { "o4" }, "r12" }, |
|
{ { "o5" }, "r13" }, |
|
{ { "o6", "sp" }, "r14" }, |
|
{ { "o7" }, "r15" }, |
|
{ { "l0" }, "r16" }, |
|
{ { "l1" }, "r17" }, |
|
{ { "l2" }, "r18" }, |
|
{ { "l3" }, "r19" }, |
|
{ { "l4" }, "r20" }, |
|
{ { "l5" }, "r21" }, |
|
{ { "l6" }, "r22" }, |
|
{ { "l7" }, "r23" }, |
|
{ { "i0" }, "r24" }, |
|
{ { "i1" }, "r25" }, |
|
{ { "i2" }, "r26" }, |
|
{ { "i3" }, "r27" }, |
|
{ { "i4" }, "r28" }, |
|
{ { "i5" }, "r29" }, |
|
{ { "i6", "fp" }, "r30" }, |
|
{ { "i7" }, "r31" }, |
|
}; |
|
|
|
void SparcTargetInfo::getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const { |
|
Aliases = GCCRegAliases; |
|
NumAliases = llvm::array_lengthof(GCCRegAliases); |
|
} |
|
|
|
// SPARC v8 is the 32-bit mode selected by Triple::sparc. |
|
class SparcV8TargetInfo : public SparcTargetInfo { |
|
public: |
|
SparcV8TargetInfo(const llvm::Triple &Triple) : SparcTargetInfo(Triple) { |
|
DataLayoutString = "E-m:e-p:32:32-i64:64-f128:64-n32-S64"; |
|
// NetBSD / OpenBSD use long (same as llvm default); everyone else uses int. |
|
switch (getTriple().getOS()) { |
|
default: |
|
SizeType = UnsignedInt; |
|
IntPtrType = SignedInt; |
|
PtrDiffType = SignedInt; |
|
break; |
|
case llvm::Triple::NetBSD: |
|
case llvm::Triple::OpenBSD: |
|
SizeType = UnsignedLong; |
|
IntPtrType = SignedLong; |
|
PtrDiffType = SignedLong; |
|
break; |
|
} |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
SparcTargetInfo::getTargetDefines(Opts, Builder); |
|
Builder.defineMacro("__sparcv8"); |
|
} |
|
}; |
|
|
|
// SPARCV8el is the 32-bit little-endian mode selected by Triple::sparcel. |
|
class SparcV8elTargetInfo : public SparcV8TargetInfo { |
|
public: |
|
SparcV8elTargetInfo(const llvm::Triple &Triple) : SparcV8TargetInfo(Triple) { |
|
DataLayoutString = "e-m:e-p:32:32-i64:64-f128:64-n32-S64"; |
|
BigEndian = false; |
|
} |
|
}; |
|
|
|
// SPARC v9 is the 64-bit mode selected by Triple::sparcv9. |
|
class SparcV9TargetInfo : public SparcTargetInfo { |
|
public: |
|
SparcV9TargetInfo(const llvm::Triple &Triple) : SparcTargetInfo(Triple) { |
|
// FIXME: Support Sparc quad-precision long double? |
|
DataLayoutString = "E-m:e-i64:64-n32:64-S128"; |
|
// This is an LP64 platform. |
|
LongWidth = LongAlign = PointerWidth = PointerAlign = 64; |
|
|
|
// OpenBSD uses long long for int64_t and intmax_t. |
|
if (getTriple().getOS() == llvm::Triple::OpenBSD) |
|
IntMaxType = SignedLongLong; |
|
else |
|
IntMaxType = SignedLong; |
|
Int64Type = IntMaxType; |
|
|
|
// The SPARCv8 System V ABI has long double 128-bits in size, but 64-bit |
|
// aligned. The SPARCv9 SCD 2.4.1 says 16-byte aligned. |
|
LongDoubleWidth = 128; |
|
LongDoubleAlign = 128; |
|
LongDoubleFormat = &llvm::APFloat::IEEEquad; |
|
MaxAtomicPromoteWidth = MaxAtomicInlineWidth = 64; |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
SparcTargetInfo::getTargetDefines(Opts, Builder); |
|
Builder.defineMacro("__sparcv9"); |
|
Builder.defineMacro("__arch64__"); |
|
// Solaris doesn't need these variants, but the BSDs do. |
|
if (getTriple().getOS() != llvm::Triple::Solaris) { |
|
Builder.defineMacro("__sparc64__"); |
|
Builder.defineMacro("__sparc_v9__"); |
|
Builder.defineMacro("__sparcv9__"); |
|
} |
|
} |
|
|
|
bool setCPU(const std::string &Name) override { |
|
bool CPUKnown = llvm::StringSwitch<bool>(Name) |
|
.Case("v9", true) |
|
.Case("ultrasparc", true) |
|
.Case("ultrasparc3", true) |
|
.Case("niagara", true) |
|
.Case("niagara2", true) |
|
.Case("niagara3", true) |
|
.Case("niagara4", true) |
|
.Default(false); |
|
|
|
// No need to store the CPU yet. There aren't any CPU-specific |
|
// macros to define. |
|
return CPUKnown; |
|
} |
|
}; |
|
|
|
class SystemZTargetInfo : public TargetInfo { |
|
static const Builtin::Info BuiltinInfo[]; |
|
static const char *const GCCRegNames[]; |
|
std::string CPU; |
|
bool HasTransactionalExecution; |
|
bool HasVector; |
|
|
|
public: |
|
SystemZTargetInfo(const llvm::Triple &Triple) |
|
: TargetInfo(Triple), CPU("z10"), HasTransactionalExecution(false), HasVector(false) { |
|
IntMaxType = SignedLong; |
|
Int64Type = SignedLong; |
|
TLSSupported = true; |
|
IntWidth = IntAlign = 32; |
|
LongWidth = LongLongWidth = LongAlign = LongLongAlign = 64; |
|
PointerWidth = PointerAlign = 64; |
|
LongDoubleWidth = 128; |
|
LongDoubleAlign = 64; |
|
LongDoubleFormat = &llvm::APFloat::IEEEquad; |
|
DefaultAlignForAttributeAligned = 64; |
|
MinGlobalAlign = 16; |
|
DataLayoutString = "E-m:e-i1:8:16-i8:8:16-i64:64-f128:64-a:8:16-n32:64"; |
|
MaxAtomicPromoteWidth = MaxAtomicInlineWidth = 64; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__s390__"); |
|
Builder.defineMacro("__s390x__"); |
|
Builder.defineMacro("__zarch__"); |
|
Builder.defineMacro("__LONG_DOUBLE_128__"); |
|
if (HasTransactionalExecution) |
|
Builder.defineMacro("__HTM__"); |
|
if (Opts.ZVector) |
|
Builder.defineMacro("__VEC__", "10301"); |
|
} |
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::SystemZ::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
|
|
void getGCCRegNames(const char *const *&Names, |
|
unsigned &NumNames) const override; |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
// No aliases. |
|
Aliases = nullptr; |
|
NumAliases = 0; |
|
} |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &info) const override; |
|
const char *getClobbers() const override { |
|
// FIXME: Is this really right? |
|
return ""; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::SystemZBuiltinVaList; |
|
} |
|
bool setCPU(const std::string &Name) override { |
|
CPU = Name; |
|
bool CPUKnown = llvm::StringSwitch<bool>(Name) |
|
.Case("z10", true) |
|
.Case("z196", true) |
|
.Case("zEC12", true) |
|
.Case("z13", true) |
|
.Default(false); |
|
|
|
return CPUKnown; |
|
} |
|
void initDefaultFeatures(llvm::StringMap<bool> &Features) const override { |
|
if (CPU == "zEC12") |
|
Features["transactional-execution"] = true; |
|
if (CPU == "z13") { |
|
Features["transactional-execution"] = true; |
|
Features["vector"] = true; |
|
} |
|
} |
|
|
|
bool handleTargetFeatures(std::vector<std::string> &Features, |
|
DiagnosticsEngine &Diags) override { |
|
HasTransactionalExecution = false; |
|
for (unsigned i = 0, e = Features.size(); i != e; ++i) { |
|
if (Features[i] == "+transactional-execution") |
|
HasTransactionalExecution = true; |
|
if (Features[i] == "+vector") |
|
HasVector = true; |
|
} |
|
// If we use the vector ABI, vector types are 64-bit aligned. |
|
if (HasVector) { |
|
MaxVectorAlign = 64; |
|
DataLayoutString = "E-m:e-i1:8:16-i8:8:16-i64:64-f128:64" |
|
"-v128:64-a:8:16-n32:64"; |
|
} |
|
return true; |
|
} |
|
|
|
bool hasFeature(StringRef Feature) const override { |
|
return llvm::StringSwitch<bool>(Feature) |
|
.Case("systemz", true) |
|
.Case("htm", HasTransactionalExecution) |
|
.Case("vx", HasVector) |
|
.Default(false); |
|
} |
|
|
|
StringRef getABI() const override { |
|
if (HasVector) |
|
return "vector"; |
|
return ""; |
|
} |
|
|
|
bool useFloat128ManglingForLongDouble() const override { |
|
return true; |
|
} |
|
}; |
|
|
|
const Builtin::Info SystemZTargetInfo::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsSystemZ.def" |
|
}; |
|
|
|
const char *const SystemZTargetInfo::GCCRegNames[] = { |
|
"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", |
|
"r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", |
|
"f0", "f2", "f4", "f6", "f1", "f3", "f5", "f7", |
|
"f8", "f10", "f12", "f14", "f9", "f11", "f13", "f15" |
|
}; |
|
|
|
void SystemZTargetInfo::getGCCRegNames(const char *const *&Names, |
|
unsigned &NumNames) const { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
|
|
bool SystemZTargetInfo:: |
|
validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const { |
|
switch (*Name) { |
|
default: |
|
return false; |
|
|
|
case 'a': // Address register |
|
case 'd': // Data register (equivalent to 'r') |
|
case 'f': // Floating-point register |
|
Info.setAllowsRegister(); |
|
return true; |
|
|
|
case 'I': // Unsigned 8-bit constant |
|
case 'J': // Unsigned 12-bit constant |
|
case 'K': // Signed 16-bit constant |
|
case 'L': // Signed 20-bit displacement (on all targets we support) |
|
case 'M': // 0x7fffffff |
|
return true; |
|
|
|
case 'Q': // Memory with base and unsigned 12-bit displacement |
|
case 'R': // Likewise, plus an index |
|
case 'S': // Memory with base and signed 20-bit displacement |
|
case 'T': // Likewise, plus an index |
|
Info.setAllowsMemory(); |
|
return true; |
|
} |
|
} |
|
|
|
class MSP430TargetInfo : public TargetInfo { |
|
static const char * const GCCRegNames[]; |
|
public: |
|
MSP430TargetInfo(const llvm::Triple &Triple) : TargetInfo(Triple) { |
|
BigEndian = false; |
|
TLSSupported = false; |
|
IntWidth = 16; IntAlign = 16; |
|
LongWidth = 32; LongLongWidth = 64; |
|
LongAlign = LongLongAlign = 16; |
|
PointerWidth = 16; PointerAlign = 16; |
|
SuitableAlign = 16; |
|
SizeType = UnsignedInt; |
|
IntMaxType = SignedLongLong; |
|
IntPtrType = SignedInt; |
|
PtrDiffType = SignedInt; |
|
SigAtomicType = SignedLong; |
|
DataLayoutString = "e-m:e-p:16:16-i32:16:32-a:16-n8:16"; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("MSP430"); |
|
Builder.defineMacro("__MSP430__"); |
|
// FIXME: defines for different 'flavours' of MCU |
|
} |
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
// FIXME: Implement. |
|
Records = nullptr; |
|
NumRecords = 0; |
|
} |
|
bool hasFeature(StringRef Feature) const override { |
|
return Feature == "msp430"; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override; |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
// No aliases. |
|
Aliases = nullptr; |
|
NumAliases = 0; |
|
} |
|
bool |
|
validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &info) const override { |
|
// FIXME: implement |
|
switch (*Name) { |
|
case 'K': // the constant 1 |
|
case 'L': // constant -1^20 .. 1^19 |
|
case 'M': // constant 1-4: |
|
return true; |
|
} |
|
// No target constraints for now. |
|
return false; |
|
} |
|
const char *getClobbers() const override { |
|
// FIXME: Is this really right? |
|
return ""; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
// FIXME: implement |
|
return TargetInfo::CharPtrBuiltinVaList; |
|
} |
|
}; |
|
|
|
const char * const MSP430TargetInfo::GCCRegNames[] = { |
|
"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", |
|
"r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15" |
|
}; |
|
|
|
void MSP430TargetInfo::getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const { |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
|
|
// LLVM and Clang cannot be used directly to output native binaries for |
|
// target, but is used to compile C code to llvm bitcode with correct |
|
// type and alignment information. |
|
// |
|
// TCE uses the llvm bitcode as input and uses it for generating customized |
|
// target processor and program binary. TCE co-design environment is |
|
// publicly available in http://tce.cs.tut.fi |
|
|
|
static const unsigned TCEOpenCLAddrSpaceMap[] = { |
|
3, // opencl_global |
|
4, // opencl_local |
|
5, // opencl_constant |
|
// FIXME: generic has to be added to the target |
|
0, // opencl_generic |
|
0, // cuda_device |
|
0, // cuda_constant |
|
0 // cuda_shared |
|
}; |
|
|
|
class TCETargetInfo : public TargetInfo{ |
|
public: |
|
TCETargetInfo(const llvm::Triple &Triple) : TargetInfo(Triple) { |
|
TLSSupported = false; |
|
IntWidth = 32; |
|
LongWidth = LongLongWidth = 32; |
|
PointerWidth = 32; |
|
IntAlign = 32; |
|
LongAlign = LongLongAlign = 32; |
|
PointerAlign = 32; |
|
SuitableAlign = 32; |
|
SizeType = UnsignedInt; |
|
IntMaxType = SignedLong; |
|
IntPtrType = SignedInt; |
|
PtrDiffType = SignedInt; |
|
FloatWidth = 32; |
|
FloatAlign = 32; |
|
DoubleWidth = 32; |
|
DoubleAlign = 32; |
|
LongDoubleWidth = 32; |
|
LongDoubleAlign = 32; |
|
FloatFormat = &llvm::APFloat::IEEEsingle; |
|
DoubleFormat = &llvm::APFloat::IEEEsingle; |
|
LongDoubleFormat = &llvm::APFloat::IEEEsingle; |
|
DataLayoutString = "E-p:32:32-i8:8:32-i16:16:32-i64:32" |
|
"-f64:32-v64:32-v128:32-a:0:32-n32"; |
|
AddrSpaceMap = &TCEOpenCLAddrSpaceMap; |
|
UseAddrSpaceMapMangling = true; |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "tce", Opts); |
|
Builder.defineMacro("__TCE__"); |
|
Builder.defineMacro("__TCE_V1__"); |
|
} |
|
bool hasFeature(StringRef Feature) const override { |
|
return Feature == "tce"; |
|
} |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override {} |
|
const char *getClobbers() const override { |
|
return ""; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::VoidPtrBuiltinVaList; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override {} |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &info) const override{ |
|
return true; |
|
} |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override {} |
|
}; |
|
|
|
class BPFTargetInfo : public TargetInfo { |
|
public: |
|
BPFTargetInfo(const llvm::Triple &Triple) : TargetInfo(Triple) { |
|
LongWidth = LongAlign = PointerWidth = PointerAlign = 64; |
|
SizeType = UnsignedLong; |
|
PtrDiffType = SignedLong; |
|
IntPtrType = SignedLong; |
|
IntMaxType = SignedLong; |
|
Int64Type = SignedLong; |
|
RegParmMax = 5; |
|
if (Triple.getArch() == llvm::Triple::bpfeb) { |
|
BigEndian = true; |
|
DataLayoutString = "E-m:e-p:64:64-i64:64-n32:64-S128"; |
|
} |
|
else { |
|
BigEndian = false; |
|
DataLayoutString = "e-m:e-p:64:64-i64:64-n32:64-S128"; |
|
} |
|
MaxAtomicPromoteWidth = 64; |
|
MaxAtomicInlineWidth = 64; |
|
TLSSupported = false; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "bpf", Opts); |
|
Builder.defineMacro("__BPF__"); |
|
} |
|
bool hasFeature(StringRef Feature) const override { |
|
return Feature == "bpf"; |
|
} |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override {} |
|
const char *getClobbers() const override { |
|
return ""; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::VoidPtrBuiltinVaList; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override { |
|
Names = nullptr; |
|
NumNames = 0; |
|
} |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &info) const override { |
|
return true; |
|
} |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
Aliases = nullptr; |
|
NumAliases = 0; |
|
} |
|
}; |
|
|
|
class MipsTargetInfoBase : public TargetInfo { |
|
virtual void setDataLayoutString() = 0; |
|
|
|
static const Builtin::Info BuiltinInfo[]; |
|
std::string CPU; |
|
bool IsMips16; |
|
bool IsMicromips; |
|
bool IsNan2008; |
|
bool IsSingleFloat; |
|
enum MipsFloatABI { |
|
HardFloat, SoftFloat |
|
} FloatABI; |
|
enum DspRevEnum { |
|
NoDSP, DSP1, DSP2 |
|
} DspRev; |
|
bool HasMSA; |
|
|
|
protected: |
|
bool HasFP64; |
|
std::string ABI; |
|
|
|
public: |
|
MipsTargetInfoBase(const llvm::Triple &Triple, const std::string &ABIStr, |
|
const std::string &CPUStr) |
|
: TargetInfo(Triple), CPU(CPUStr), IsMips16(false), IsMicromips(false), |
|
IsNan2008(false), IsSingleFloat(false), FloatABI(HardFloat), |
|
DspRev(NoDSP), HasMSA(false), HasFP64(false), ABI(ABIStr) { |
|
TheCXXABI.set(TargetCXXABI::GenericMIPS); |
|
} |
|
|
|
bool isNaN2008Default() const { |
|
return CPU == "mips32r6" || CPU == "mips64r6"; |
|
} |
|
|
|
bool isFP64Default() const { |
|
return CPU == "mips32r6" || ABI == "n32" || ABI == "n64" || ABI == "64"; |
|
} |
|
|
|
bool isNan2008() const override { |
|
return IsNan2008; |
|
} |
|
|
|
StringRef getABI() const override { return ABI; } |
|
bool setCPU(const std::string &Name) override { |
|
bool IsMips32 = getTriple().getArch() == llvm::Triple::mips || |
|
getTriple().getArch() == llvm::Triple::mipsel; |
|
CPU = Name; |
|
return llvm::StringSwitch<bool>(Name) |
|
.Case("mips1", IsMips32) |
|
.Case("mips2", IsMips32) |
|
.Case("mips3", true) |
|
.Case("mips4", true) |
|
.Case("mips5", true) |
|
.Case("mips32", IsMips32) |
|
.Case("mips32r2", IsMips32) |
|
.Case("mips32r3", IsMips32) |
|
.Case("mips32r5", IsMips32) |
|
.Case("mips32r6", IsMips32) |
|
.Case("mips64", true) |
|
.Case("mips64r2", true) |
|
.Case("mips64r3", true) |
|
.Case("mips64r5", true) |
|
.Case("mips64r6", true) |
|
.Case("octeon", true) |
|
.Default(false); |
|
} |
|
const std::string& getCPU() const { return CPU; } |
|
void initDefaultFeatures(llvm::StringMap<bool> &Features) const override { |
|
if (CPU == "octeon") |
|
Features["mips64r2"] = Features["cnmips"] = true; |
|
else |
|
Features[CPU] = true; |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__mips__"); |
|
Builder.defineMacro("_mips"); |
|
if (Opts.GNUMode) |
|
Builder.defineMacro("mips"); |
|
|
|
Builder.defineMacro("__REGISTER_PREFIX__", ""); |
|
|
|
switch (FloatABI) { |
|
case HardFloat: |
|
Builder.defineMacro("__mips_hard_float", Twine(1)); |
|
break; |
|
case SoftFloat: |
|
Builder.defineMacro("__mips_soft_float", Twine(1)); |
|
break; |
|
} |
|
|
|
if (IsSingleFloat) |
|
Builder.defineMacro("__mips_single_float", Twine(1)); |
|
|
|
Builder.defineMacro("__mips_fpr", HasFP64 ? Twine(64) : Twine(32)); |
|
Builder.defineMacro("_MIPS_FPSET", |
|
Twine(32 / (HasFP64 || IsSingleFloat ? 1 : 2))); |
|
|
|
if (IsMips16) |
|
Builder.defineMacro("__mips16", Twine(1)); |
|
|
|
if (IsMicromips) |
|
Builder.defineMacro("__mips_micromips", Twine(1)); |
|
|
|
if (IsNan2008) |
|
Builder.defineMacro("__mips_nan2008", Twine(1)); |
|
|
|
switch (DspRev) { |
|
default: |
|
break; |
|
case DSP1: |
|
Builder.defineMacro("__mips_dsp_rev", Twine(1)); |
|
Builder.defineMacro("__mips_dsp", Twine(1)); |
|
break; |
|
case DSP2: |
|
Builder.defineMacro("__mips_dsp_rev", Twine(2)); |
|
Builder.defineMacro("__mips_dspr2", Twine(1)); |
|
Builder.defineMacro("__mips_dsp", Twine(1)); |
|
break; |
|
} |
|
|
|
if (HasMSA) |
|
Builder.defineMacro("__mips_msa", Twine(1)); |
|
|
|
Builder.defineMacro("_MIPS_SZPTR", Twine(getPointerWidth(0))); |
|
Builder.defineMacro("_MIPS_SZINT", Twine(getIntWidth())); |
|
Builder.defineMacro("_MIPS_SZLONG", Twine(getLongWidth())); |
|
|
|
Builder.defineMacro("_MIPS_ARCH", "\"" + CPU + "\""); |
|
Builder.defineMacro("_MIPS_ARCH_" + StringRef(CPU).upper()); |
|
} |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::Mips::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
bool hasFeature(StringRef Feature) const override { |
|
return llvm::StringSwitch<bool>(Feature) |
|
.Case("mips", true) |
|
.Case("fp64", HasFP64) |
|
.Default(false); |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::VoidPtrBuiltinVaList; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override { |
|
static const char *const GCCRegNames[] = { |
|
// CPU register names |
|
// Must match second column of GCCRegAliases |
|
"$0", "$1", "$2", "$3", "$4", "$5", "$6", "$7", |
|
"$8", "$9", "$10", "$11", "$12", "$13", "$14", "$15", |
|
"$16", "$17", "$18", "$19", "$20", "$21", "$22", "$23", |
|
"$24", "$25", "$26", "$27", "$28", "$29", "$30", "$31", |
|
// Floating point register names |
|
"$f0", "$f1", "$f2", "$f3", "$f4", "$f5", "$f6", "$f7", |
|
"$f8", "$f9", "$f10", "$f11", "$f12", "$f13", "$f14", "$f15", |
|
"$f16", "$f17", "$f18", "$f19", "$f20", "$f21", "$f22", "$f23", |
|
"$f24", "$f25", "$f26", "$f27", "$f28", "$f29", "$f30", "$f31", |
|
// Hi/lo and condition register names |
|
"hi", "lo", "", "$fcc0", "$fcc1", "$fcc2", "$fcc3", "$fcc4", |
|
"$fcc5", "$fcc6", "$fcc7", |
|
// MSA register names |
|
"$w0", "$w1", "$w2", "$w3", "$w4", "$w5", "$w6", "$w7", |
|
"$w8", "$w9", "$w10", "$w11", "$w12", "$w13", "$w14", "$w15", |
|
"$w16", "$w17", "$w18", "$w19", "$w20", "$w21", "$w22", "$w23", |
|
"$w24", "$w25", "$w26", "$w27", "$w28", "$w29", "$w30", "$w31", |
|
// MSA control register names |
|
"$msair", "$msacsr", "$msaaccess", "$msasave", "$msamodify", |
|
"$msarequest", "$msamap", "$msaunmap" |
|
}; |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override = 0; |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const override { |
|
switch (*Name) { |
|
default: |
|
return false; |
|
case 'r': // CPU registers. |
|
case 'd': // Equivalent to "r" unless generating MIPS16 code. |
|
case 'y': // Equivalent to "r", backward compatibility only. |
|
case 'f': // floating-point registers. |
|
case 'c': // $25 for indirect jumps |
|
case 'l': // lo register |
|
case 'x': // hilo register pair |
|
Info.setAllowsRegister(); |
|
return true; |
|
case 'I': // Signed 16-bit constant |
|
case 'J': // Integer 0 |
|
case 'K': // Unsigned 16-bit constant |
|
case 'L': // Signed 32-bit constant, lower 16-bit zeros (for lui) |
|
case 'M': // Constants not loadable via lui, addiu, or ori |
|
case 'N': // Constant -1 to -65535 |
|
case 'O': // A signed 15-bit constant |
|
case 'P': // A constant between 1 go 65535 |
|
return true; |
|
case 'R': // An address that can be used in a non-macro load or store |
|
Info.setAllowsMemory(); |
|
return true; |
|
case 'Z': |
|
if (Name[1] == 'C') { // An address usable by ll, and sc. |
|
Info.setAllowsMemory(); |
|
Name++; // Skip over 'Z'. |
|
return true; |
|
} |
|
return false; |
|
} |
|
} |
|
|
|
std::string convertConstraint(const char *&Constraint) const override { |
|
std::string R; |
|
switch (*Constraint) { |
|
case 'Z': // Two-character constraint; add "^" hint for later parsing. |
|
if (Constraint[1] == 'C') { |
|
R = std::string("^") + std::string(Constraint, 2); |
|
Constraint++; |
|
return R; |
|
} |
|
break; |
|
} |
|
return TargetInfo::convertConstraint(Constraint); |
|
} |
|
|
|
const char *getClobbers() const override { |
|
// In GCC, $1 is not widely used in generated code (it's used only in a few |
|
// specific situations), so there is no real need for users to add it to |
|
// the clobbers list if they want to use it in their inline assembly code. |
|
// |
|
// In LLVM, $1 is treated as a normal GPR and is always allocatable during |
|
// code generation, so using it in inline assembly without adding it to the |
|
// clobbers list can cause conflicts between the inline assembly code and |
|
// the surrounding generated code. |
|
// |
|
// Another problem is that LLVM is allowed to choose $1 for inline assembly |
|
// operands, which will conflict with the ".set at" assembler option (which |
|
// we use only for inline assembly, in order to maintain compatibility with |
|
// GCC) and will also conflict with the user's usage of $1. |
|
// |
|
// The easiest way to avoid these conflicts and keep $1 as an allocatable |
|
// register for generated code is to automatically clobber $1 for all inline |
|
// assembly code. |
|
// |
|
// FIXME: We should automatically clobber $1 only for inline assembly code |
|
// which actually uses it. This would allow LLVM to use $1 for inline |
|
// assembly operands if the user's assembly code doesn't use it. |
|
return "~{$1}"; |
|
} |
|
|
|
bool handleTargetFeatures(std::vector<std::string> &Features, |
|
DiagnosticsEngine &Diags) override { |
|
IsMips16 = false; |
|
IsMicromips = false; |
|
IsNan2008 = isNaN2008Default(); |
|
IsSingleFloat = false; |
|
FloatABI = HardFloat; |
|
DspRev = NoDSP; |
|
HasFP64 = isFP64Default(); |
|
|
|
for (std::vector<std::string>::iterator it = Features.begin(), |
|
ie = Features.end(); it != ie; ++it) { |
|
if (*it == "+single-float") |
|
IsSingleFloat = true; |
|
else if (*it == "+soft-float") |
|
FloatABI = SoftFloat; |
|
else if (*it == "+mips16") |
|
IsMips16 = true; |
|
else if (*it == "+micromips") |
|
IsMicromips = true; |
|
else if (*it == "+dsp") |
|
DspRev = std::max(DspRev, DSP1); |
|
else if (*it == "+dspr2") |
|
DspRev = std::max(DspRev, DSP2); |
|
else if (*it == "+msa") |
|
HasMSA = true; |
|
else if (*it == "+fp64") |
|
HasFP64 = true; |
|
else if (*it == "-fp64") |
|
HasFP64 = false; |
|
else if (*it == "+nan2008") |
|
IsNan2008 = true; |
|
else if (*it == "-nan2008") |
|
IsNan2008 = false; |
|
} |
|
|
|
setDataLayoutString(); |
|
|
|
return true; |
|
} |
|
|
|
int getEHDataRegisterNumber(unsigned RegNo) const override { |
|
if (RegNo == 0) return 4; |
|
if (RegNo == 1) return 5; |
|
return -1; |
|
} |
|
|
|
bool isCLZForZeroUndef() const override { return false; } |
|
}; |
|
|
|
const Builtin::Info MipsTargetInfoBase::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#define LIBBUILTIN(ID, TYPE, ATTRS, HEADER) \ |
|
{ #ID, TYPE, ATTRS, HEADER, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsMips.def" |
|
}; |
|
|
|
class Mips32TargetInfoBase : public MipsTargetInfoBase { |
|
public: |
|
Mips32TargetInfoBase(const llvm::Triple &Triple) |
|
: MipsTargetInfoBase(Triple, "o32", "mips32r2") { |
|
SizeType = UnsignedInt; |
|
PtrDiffType = SignedInt; |
|
Int64Type = SignedLongLong; |
|
IntMaxType = Int64Type; |
|
MaxAtomicPromoteWidth = MaxAtomicInlineWidth = 32; |
|
} |
|
bool setABI(const std::string &Name) override { |
|
if (Name == "o32" || Name == "eabi") { |
|
ABI = Name; |
|
return true; |
|
} |
|
return false; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
MipsTargetInfoBase::getTargetDefines(Opts, Builder); |
|
|
|
Builder.defineMacro("__mips", "32"); |
|
Builder.defineMacro("_MIPS_ISA", "_MIPS_ISA_MIPS32"); |
|
|
|
const std::string& CPUStr = getCPU(); |
|
if (CPUStr == "mips32") |
|
Builder.defineMacro("__mips_isa_rev", "1"); |
|
else if (CPUStr == "mips32r2") |
|
Builder.defineMacro("__mips_isa_rev", "2"); |
|
else if (CPUStr == "mips32r3") |
|
Builder.defineMacro("__mips_isa_rev", "3"); |
|
else if (CPUStr == "mips32r5") |
|
Builder.defineMacro("__mips_isa_rev", "5"); |
|
else if (CPUStr == "mips32r6") |
|
Builder.defineMacro("__mips_isa_rev", "6"); |
|
|
|
if (ABI == "o32") { |
|
Builder.defineMacro("__mips_o32"); |
|
Builder.defineMacro("_ABIO32", "1"); |
|
Builder.defineMacro("_MIPS_SIM", "_ABIO32"); |
|
} |
|
else if (ABI == "eabi") |
|
Builder.defineMacro("__mips_eabi"); |
|
else |
|
llvm_unreachable("Invalid ABI for Mips32."); |
|
} |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
static const TargetInfo::GCCRegAlias GCCRegAliases[] = { |
|
{ { "at" }, "$1" }, |
|
{ { "v0" }, "$2" }, |
|
{ { "v1" }, "$3" }, |
|
{ { "a0" }, "$4" }, |
|
{ { "a1" }, "$5" }, |
|
{ { "a2" }, "$6" }, |
|
{ { "a3" }, "$7" }, |
|
{ { "t0" }, "$8" }, |
|
{ { "t1" }, "$9" }, |
|
{ { "t2" }, "$10" }, |
|
{ { "t3" }, "$11" }, |
|
{ { "t4" }, "$12" }, |
|
{ { "t5" }, "$13" }, |
|
{ { "t6" }, "$14" }, |
|
{ { "t7" }, "$15" }, |
|
{ { "s0" }, "$16" }, |
|
{ { "s1" }, "$17" }, |
|
{ { "s2" }, "$18" }, |
|
{ { "s3" }, "$19" }, |
|
{ { "s4" }, "$20" }, |
|
{ { "s5" }, "$21" }, |
|
{ { "s6" }, "$22" }, |
|
{ { "s7" }, "$23" }, |
|
{ { "t8" }, "$24" }, |
|
{ { "t9" }, "$25" }, |
|
{ { "k0" }, "$26" }, |
|
{ { "k1" }, "$27" }, |
|
{ { "gp" }, "$28" }, |
|
{ { "sp", "$sp" }, "$29" }, |
|
{ { "fp", "$fp" }, "$30" }, |
|
{ { "ra" }, "$31" } |
|
}; |
|
Aliases = GCCRegAliases; |
|
NumAliases = llvm::array_lengthof(GCCRegAliases); |
|
} |
|
}; |
|
|
|
class Mips32EBTargetInfo : public Mips32TargetInfoBase { |
|
void setDataLayoutString() override { |
|
DataLayoutString = "E-m:m-p:32:32-i8:8:32-i16:16:32-i64:64-n32-S64"; |
|
} |
|
|
|
public: |
|
Mips32EBTargetInfo(const llvm::Triple &Triple) |
|
: Mips32TargetInfoBase(Triple) { |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "MIPSEB", Opts); |
|
Builder.defineMacro("_MIPSEB"); |
|
Mips32TargetInfoBase::getTargetDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
class Mips32ELTargetInfo : public Mips32TargetInfoBase { |
|
void setDataLayoutString() override { |
|
DataLayoutString = "e-m:m-p:32:32-i8:8:32-i16:16:32-i64:64-n32-S64"; |
|
} |
|
|
|
public: |
|
Mips32ELTargetInfo(const llvm::Triple &Triple) |
|
: Mips32TargetInfoBase(Triple) { |
|
BigEndian = false; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "MIPSEL", Opts); |
|
Builder.defineMacro("_MIPSEL"); |
|
Mips32TargetInfoBase::getTargetDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
class Mips64TargetInfoBase : public MipsTargetInfoBase { |
|
public: |
|
Mips64TargetInfoBase(const llvm::Triple &Triple) |
|
: MipsTargetInfoBase(Triple, "n64", "mips64r2") { |
|
LongDoubleWidth = LongDoubleAlign = 128; |
|
LongDoubleFormat = &llvm::APFloat::IEEEquad; |
|
if (getTriple().getOS() == llvm::Triple::FreeBSD) { |
|
LongDoubleWidth = LongDoubleAlign = 64; |
|
LongDoubleFormat = &llvm::APFloat::IEEEdouble; |
|
} |
|
setN64ABITypes(); |
|
SuitableAlign = 128; |
|
MaxAtomicPromoteWidth = MaxAtomicInlineWidth = 64; |
|
} |
|
|
|
void setN64ABITypes() { |
|
LongWidth = LongAlign = 64; |
|
PointerWidth = PointerAlign = 64; |
|
SizeType = UnsignedLong; |
|
PtrDiffType = SignedLong; |
|
Int64Type = SignedLong; |
|
IntMaxType = Int64Type; |
|
} |
|
|
|
void setN32ABITypes() { |
|
LongWidth = LongAlign = 32; |
|
PointerWidth = PointerAlign = 32; |
|
SizeType = UnsignedInt; |
|
PtrDiffType = SignedInt; |
|
Int64Type = SignedLongLong; |
|
IntMaxType = Int64Type; |
|
} |
|
|
|
bool setABI(const std::string &Name) override { |
|
if (Name == "n32") { |
|
setN32ABITypes(); |
|
ABI = Name; |
|
return true; |
|
} |
|
if (Name == "n64") { |
|
setN64ABITypes(); |
|
ABI = Name; |
|
return true; |
|
} |
|
return false; |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
MipsTargetInfoBase::getTargetDefines(Opts, Builder); |
|
|
|
Builder.defineMacro("__mips", "64"); |
|
Builder.defineMacro("__mips64"); |
|
Builder.defineMacro("__mips64__"); |
|
Builder.defineMacro("_MIPS_ISA", "_MIPS_ISA_MIPS64"); |
|
|
|
const std::string& CPUStr = getCPU(); |
|
if (CPUStr == "mips64") |
|
Builder.defineMacro("__mips_isa_rev", "1"); |
|
else if (CPUStr == "mips64r2") |
|
Builder.defineMacro("__mips_isa_rev", "2"); |
|
else if (CPUStr == "mips64r3") |
|
Builder.defineMacro("__mips_isa_rev", "3"); |
|
else if (CPUStr == "mips64r5") |
|
Builder.defineMacro("__mips_isa_rev", "5"); |
|
else if (CPUStr == "mips64r6") |
|
Builder.defineMacro("__mips_isa_rev", "6"); |
|
|
|
if (ABI == "n32") { |
|
Builder.defineMacro("__mips_n32"); |
|
Builder.defineMacro("_ABIN32", "2"); |
|
Builder.defineMacro("_MIPS_SIM", "_ABIN32"); |
|
} |
|
else if (ABI == "n64") { |
|
Builder.defineMacro("__mips_n64"); |
|
Builder.defineMacro("_ABI64", "3"); |
|
Builder.defineMacro("_MIPS_SIM", "_ABI64"); |
|
} |
|
else |
|
llvm_unreachable("Invalid ABI for Mips64."); |
|
} |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
static const TargetInfo::GCCRegAlias GCCRegAliases[] = { |
|
{ { "at" }, "$1" }, |
|
{ { "v0" }, "$2" }, |
|
{ { "v1" }, "$3" }, |
|
{ { "a0" }, "$4" }, |
|
{ { "a1" }, "$5" }, |
|
{ { "a2" }, "$6" }, |
|
{ { "a3" }, "$7" }, |
|
{ { "a4" }, "$8" }, |
|
{ { "a5" }, "$9" }, |
|
{ { "a6" }, "$10" }, |
|
{ { "a7" }, "$11" }, |
|
{ { "t0" }, "$12" }, |
|
{ { "t1" }, "$13" }, |
|
{ { "t2" }, "$14" }, |
|
{ { "t3" }, "$15" }, |
|
{ { "s0" }, "$16" }, |
|
{ { "s1" }, "$17" }, |
|
{ { "s2" }, "$18" }, |
|
{ { "s3" }, "$19" }, |
|
{ { "s4" }, "$20" }, |
|
{ { "s5" }, "$21" }, |
|
{ { "s6" }, "$22" }, |
|
{ { "s7" }, "$23" }, |
|
{ { "t8" }, "$24" }, |
|
{ { "t9" }, "$25" }, |
|
{ { "k0" }, "$26" }, |
|
{ { "k1" }, "$27" }, |
|
{ { "gp" }, "$28" }, |
|
{ { "sp", "$sp" }, "$29" }, |
|
{ { "fp", "$fp" }, "$30" }, |
|
{ { "ra" }, "$31" } |
|
}; |
|
Aliases = GCCRegAliases; |
|
NumAliases = llvm::array_lengthof(GCCRegAliases); |
|
} |
|
|
|
bool hasInt128Type() const override { return true; } |
|
}; |
|
|
|
class Mips64EBTargetInfo : public Mips64TargetInfoBase { |
|
void setDataLayoutString() override { |
|
if (ABI == "n32") |
|
DataLayoutString = "E-m:m-p:32:32-i8:8:32-i16:16:32-i64:64-n32:64-S128"; |
|
else |
|
DataLayoutString = "E-m:m-i8:8:32-i16:16:32-i64:64-n32:64-S128"; |
|
|
|
} |
|
|
|
public: |
|
Mips64EBTargetInfo(const llvm::Triple &Triple) |
|
: Mips64TargetInfoBase(Triple) {} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "MIPSEB", Opts); |
|
Builder.defineMacro("_MIPSEB"); |
|
Mips64TargetInfoBase::getTargetDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
class Mips64ELTargetInfo : public Mips64TargetInfoBase { |
|
void setDataLayoutString() override { |
|
if (ABI == "n32") |
|
DataLayoutString = "e-m:m-p:32:32-i8:8:32-i16:16:32-i64:64-n32:64-S128"; |
|
else |
|
DataLayoutString = "e-m:m-i8:8:32-i16:16:32-i64:64-n32:64-S128"; |
|
} |
|
public: |
|
Mips64ELTargetInfo(const llvm::Triple &Triple) |
|
: Mips64TargetInfoBase(Triple) { |
|
// Default ABI is n64. |
|
BigEndian = false; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "MIPSEL", Opts); |
|
Builder.defineMacro("_MIPSEL"); |
|
Mips64TargetInfoBase::getTargetDefines(Opts, Builder); |
|
} |
|
}; |
|
|
|
class PNaClTargetInfo : public TargetInfo { |
|
public: |
|
PNaClTargetInfo(const llvm::Triple &Triple) : TargetInfo(Triple) { |
|
BigEndian = false; |
|
this->UserLabelPrefix = ""; |
|
this->LongAlign = 32; |
|
this->LongWidth = 32; |
|
this->PointerAlign = 32; |
|
this->PointerWidth = 32; |
|
this->IntMaxType = TargetInfo::SignedLongLong; |
|
this->Int64Type = TargetInfo::SignedLongLong; |
|
this->DoubleAlign = 64; |
|
this->LongDoubleWidth = 64; |
|
this->LongDoubleAlign = 64; |
|
this->SizeType = TargetInfo::UnsignedInt; |
|
this->PtrDiffType = TargetInfo::SignedInt; |
|
this->IntPtrType = TargetInfo::SignedInt; |
|
this->RegParmMax = 0; // Disallow regparm |
|
} |
|
|
|
void getArchDefines(const LangOptions &Opts, MacroBuilder &Builder) const { |
|
Builder.defineMacro("__le32__"); |
|
Builder.defineMacro("__pnacl__"); |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
getArchDefines(Opts, Builder); |
|
} |
|
bool hasFeature(StringRef Feature) const override { |
|
return Feature == "pnacl"; |
|
} |
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::PNaClABIBuiltinVaList; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override; |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override; |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const override { |
|
return false; |
|
} |
|
|
|
const char *getClobbers() const override { |
|
return ""; |
|
} |
|
}; |
|
|
|
void PNaClTargetInfo::getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const { |
|
Names = nullptr; |
|
NumNames = 0; |
|
} |
|
|
|
void PNaClTargetInfo::getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const { |
|
Aliases = nullptr; |
|
NumAliases = 0; |
|
} |
|
|
|
// We attempt to use PNaCl (le32) frontend and Mips32EL backend. |
|
class NaClMips32ELTargetInfo : public Mips32ELTargetInfo { |
|
public: |
|
NaClMips32ELTargetInfo(const llvm::Triple &Triple) : |
|
Mips32ELTargetInfo(Triple) { |
|
} |
|
|
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::PNaClABIBuiltinVaList; |
|
} |
|
}; |
|
|
|
class Le64TargetInfo : public TargetInfo { |
|
static const Builtin::Info BuiltinInfo[]; |
|
|
|
public: |
|
Le64TargetInfo(const llvm::Triple &Triple) : TargetInfo(Triple) { |
|
BigEndian = false; |
|
NoAsmVariants = true; |
|
LongWidth = LongAlign = PointerWidth = PointerAlign = 64; |
|
MaxAtomicPromoteWidth = MaxAtomicInlineWidth = 64; |
|
DataLayoutString = "e-m:e-v128:32-v16:16-v32:32-v96:32-n8:16:32:64-S128"; |
|
} |
|
|
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "unix", Opts); |
|
defineCPUMacros(Builder, "le64", /*Tuning=*/false); |
|
Builder.defineMacro("__ELF__"); |
|
} |
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::Le64::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::PNaClABIBuiltinVaList; |
|
} |
|
const char *getClobbers() const override { return ""; } |
|
void getGCCRegNames(const char *const *&Names, |
|
unsigned &NumNames) const override { |
|
Names = nullptr; |
|
NumNames = 0; |
|
} |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
Aliases = nullptr; |
|
NumAliases = 0; |
|
} |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const override { |
|
return false; |
|
} |
|
|
|
bool hasProtectedVisibility() const override { return false; } |
|
}; |
|
} // end anonymous namespace. |
|
|
|
const Builtin::Info Le64TargetInfo::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsLe64.def" |
|
}; |
|
|
|
namespace { |
|
static const unsigned SPIRAddrSpaceMap[] = { |
|
1, // opencl_global |
|
3, // opencl_local |
|
2, // opencl_constant |
|
4, // opencl_generic |
|
0, // cuda_device |
|
0, // cuda_constant |
|
0 // cuda_shared |
|
}; |
|
class SPIRTargetInfo : public TargetInfo { |
|
public: |
|
SPIRTargetInfo(const llvm::Triple &Triple) : TargetInfo(Triple) { |
|
assert(getTriple().getOS() == llvm::Triple::UnknownOS && |
|
"SPIR target must use unknown OS"); |
|
assert(getTriple().getEnvironment() == llvm::Triple::UnknownEnvironment && |
|
"SPIR target must use unknown environment type"); |
|
BigEndian = false; |
|
TLSSupported = false; |
|
LongWidth = LongAlign = 64; |
|
AddrSpaceMap = &SPIRAddrSpaceMap; |
|
UseAddrSpaceMapMangling = true; |
|
// Define available target features |
|
// These must be defined in sorted order! |
|
NoAsmVariants = true; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "SPIR", Opts); |
|
} |
|
bool hasFeature(StringRef Feature) const override { |
|
return Feature == "spir"; |
|
} |
|
|
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override {} |
|
const char *getClobbers() const override { |
|
return ""; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override {} |
|
bool |
|
validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &info) const override { |
|
return true; |
|
} |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override {} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::VoidPtrBuiltinVaList; |
|
} |
|
|
|
CallingConvCheckResult checkCallingConvention(CallingConv CC) const override { |
|
return (CC == CC_SpirFunction || |
|
CC == CC_SpirKernel) ? CCCR_OK : CCCR_Warning; |
|
} |
|
|
|
CallingConv getDefaultCallingConv(CallingConvMethodType MT) const override { |
|
return CC_SpirFunction; |
|
} |
|
}; |
|
|
|
|
|
class SPIR32TargetInfo : public SPIRTargetInfo { |
|
public: |
|
SPIR32TargetInfo(const llvm::Triple &Triple) : SPIRTargetInfo(Triple) { |
|
PointerWidth = PointerAlign = 32; |
|
SizeType = TargetInfo::UnsignedInt; |
|
PtrDiffType = IntPtrType = TargetInfo::SignedInt; |
|
DataLayoutString = "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-" |
|
"v96:128-v192:256-v256:256-v512:512-v1024:1024"; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "SPIR32", Opts); |
|
} |
|
}; |
|
|
|
class SPIR64TargetInfo : public SPIRTargetInfo { |
|
public: |
|
SPIR64TargetInfo(const llvm::Triple &Triple) : SPIRTargetInfo(Triple) { |
|
PointerWidth = PointerAlign = 64; |
|
SizeType = TargetInfo::UnsignedLong; |
|
PtrDiffType = IntPtrType = TargetInfo::SignedLong; |
|
DataLayoutString = "e-i64:64-v16:16-v24:32-v32:32-v48:64-" |
|
"v96:128-v192:256-v256:256-v512:512-v1024:1024"; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
DefineStd(Builder, "SPIR64", Opts); |
|
} |
|
}; |
|
|
|
class XCoreTargetInfo : public TargetInfo { |
|
static const Builtin::Info BuiltinInfo[]; |
|
public: |
|
XCoreTargetInfo(const llvm::Triple &Triple) : TargetInfo(Triple) { |
|
BigEndian = false; |
|
NoAsmVariants = true; |
|
LongLongAlign = 32; |
|
SuitableAlign = 32; |
|
DoubleAlign = LongDoubleAlign = 32; |
|
SizeType = UnsignedInt; |
|
PtrDiffType = SignedInt; |
|
IntPtrType = SignedInt; |
|
WCharType = UnsignedChar; |
|
WIntType = UnsignedInt; |
|
UseZeroLengthBitfieldAlignment = true; |
|
DataLayoutString = "e-m:e-p:32:32-i1:8:32-i8:8:32-i16:16:32-i64:32" |
|
"-f64:32-a:0:32-n32"; |
|
} |
|
void getTargetDefines(const LangOptions &Opts, |
|
MacroBuilder &Builder) const override { |
|
Builder.defineMacro("__XS1B__"); |
|
} |
|
void getTargetBuiltins(const Builtin::Info *&Records, |
|
unsigned &NumRecords) const override { |
|
Records = BuiltinInfo; |
|
NumRecords = clang::XCore::LastTSBuiltin - Builtin::FirstTSBuiltin; |
|
} |
|
BuiltinVaListKind getBuiltinVaListKind() const override { |
|
return TargetInfo::VoidPtrBuiltinVaList; |
|
} |
|
const char *getClobbers() const override { |
|
return ""; |
|
} |
|
void getGCCRegNames(const char * const *&Names, |
|
unsigned &NumNames) const override { |
|
static const char * const GCCRegNames[] = { |
|
"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", |
|
"r8", "r9", "r10", "r11", "cp", "dp", "sp", "lr" |
|
}; |
|
Names = GCCRegNames; |
|
NumNames = llvm::array_lengthof(GCCRegNames); |
|
} |
|
void getGCCRegAliases(const GCCRegAlias *&Aliases, |
|
unsigned &NumAliases) const override { |
|
Aliases = nullptr; |
|
NumAliases = 0; |
|
} |
|
bool validateAsmConstraint(const char *&Name, |
|
TargetInfo::ConstraintInfo &Info) const override { |
|
return false; |
|
} |
|
int getEHDataRegisterNumber(unsigned RegNo) const override { |
|
// R0=ExceptionPointerRegister R1=ExceptionSelectorRegister |
|
return (RegNo < 2) ? RegNo : -1; |
|
} |
|
}; |
|
|
|
const Builtin::Info XCoreTargetInfo::BuiltinInfo[] = { |
|
#define BUILTIN(ID, TYPE, ATTRS) \ |
|
{ #ID, TYPE, ATTRS, nullptr, ALL_LANGUAGES, nullptr }, |
|
#define LIBBUILTIN(ID, TYPE, ATTRS, HEADER) \ |
|
{ #ID, TYPE, ATTRS, HEADER, ALL_LANGUAGES, nullptr }, |
|
#include "clang/Basic/BuiltinsXCore.def" |
|
}; |
|
} // end anonymous namespace. |
|
|
|
namespace { |
|
// x86_32 Android target |
|
class AndroidX86_32TargetInfo : public LinuxTargetInfo<X86_32TargetInfo> { |
|
public: |
|
AndroidX86_32TargetInfo(const llvm::Triple &Triple) |
|
: LinuxTargetInfo<X86_32TargetInfo>(Triple) { |
|
SuitableAlign = 32; |
|
LongDoubleWidth = 64; |
|
LongDoubleFormat = &llvm::APFloat::IEEEdouble; |
|
} |
|
}; |
|
} // end anonymous namespace |
|
|
|
namespace { |
|
// x86_64 Android target |
|
class AndroidX86_64TargetInfo : public LinuxTargetInfo<X86_64TargetInfo> { |
|
public: |
|
AndroidX86_64TargetInfo(const llvm::Triple &Triple) |
|
: LinuxTargetInfo<X86_64TargetInfo>(Triple) { |
|
LongDoubleFormat = &llvm::APFloat::IEEEquad; |
|
} |
|
|
|
bool useFloat128ManglingForLongDouble() const override { |
|
return true; |
|
} |
|
}; |
|
} // end anonymous namespace |
|
|
|
|
|
//===----------------------------------------------------------------------===// |
|
// Driver code |
|
//===----------------------------------------------------------------------===// |
|
|
|
static TargetInfo *AllocateTarget(const llvm::Triple &Triple) { |
|
llvm::Triple::OSType os = Triple.getOS(); |
|
|
|
switch (Triple.getArch()) { |
|
default: |
|
return nullptr; |
|
|
|
case llvm::Triple::xcore: |
|
return new XCoreTargetInfo(Triple); |
|
|
|
case llvm::Triple::hexagon: |
|
return new HexagonTargetInfo(Triple); |
|
|
|
case llvm::Triple::aarch64: |
|
if (Triple.isOSDarwin()) |
|
return new DarwinAArch64TargetInfo(Triple); |
|
|
|
switch (os) { |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<AArch64leTargetInfo>(Triple); |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<AArch64leTargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<AArch64leTargetInfo>(Triple); |
|
default: |
|
return new AArch64leTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::aarch64_be: |
|
switch (os) { |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<AArch64beTargetInfo>(Triple); |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<AArch64beTargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<AArch64beTargetInfo>(Triple); |
|
default: |
|
return new AArch64beTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::arm: |
|
case llvm::Triple::thumb: |
|
if (Triple.isOSBinFormatMachO()) |
|
return new DarwinARMTargetInfo(Triple); |
|
|
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<ARMleTargetInfo>(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<ARMleTargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<ARMleTargetInfo>(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDTargetInfo<ARMleTargetInfo>(Triple); |
|
case llvm::Triple::Bitrig: |
|
return new BitrigTargetInfo<ARMleTargetInfo>(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSTargetInfo<ARMleTargetInfo>(Triple); |
|
case llvm::Triple::NaCl: |
|
return new NaClTargetInfo<ARMleTargetInfo>(Triple); |
|
case llvm::Triple::Win32: |
|
switch (Triple.getEnvironment()) { |
|
case llvm::Triple::Cygnus: |
|
return new CygwinARMTargetInfo(Triple); |
|
case llvm::Triple::GNU: |
|
return new MinGWARMTargetInfo(Triple); |
|
case llvm::Triple::Itanium: |
|
return new ItaniumWindowsARMleTargetInfo(Triple); |
|
case llvm::Triple::MSVC: |
|
default: // Assume MSVC for unknown environments |
|
return new MicrosoftARMleTargetInfo(Triple); |
|
} |
|
default: |
|
return new ARMleTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::armeb: |
|
case llvm::Triple::thumbeb: |
|
if (Triple.isOSDarwin()) |
|
return new DarwinARMTargetInfo(Triple); |
|
|
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<ARMbeTargetInfo>(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<ARMbeTargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<ARMbeTargetInfo>(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDTargetInfo<ARMbeTargetInfo>(Triple); |
|
case llvm::Triple::Bitrig: |
|
return new BitrigTargetInfo<ARMbeTargetInfo>(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSTargetInfo<ARMbeTargetInfo>(Triple); |
|
case llvm::Triple::NaCl: |
|
return new NaClTargetInfo<ARMbeTargetInfo>(Triple); |
|
default: |
|
return new ARMbeTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::bpfeb: |
|
case llvm::Triple::bpfel: |
|
return new BPFTargetInfo(Triple); |
|
|
|
case llvm::Triple::msp430: |
|
return new MSP430TargetInfo(Triple); |
|
|
|
case llvm::Triple::mips: |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<Mips32EBTargetInfo>(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSTargetInfo<Mips32EBTargetInfo>(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<Mips32EBTargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<Mips32EBTargetInfo>(Triple); |
|
default: |
|
return new Mips32EBTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::mipsel: |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<Mips32ELTargetInfo>(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSTargetInfo<Mips32ELTargetInfo>(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<Mips32ELTargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<Mips32ELTargetInfo>(Triple); |
|
case llvm::Triple::NaCl: |
|
return new NaClTargetInfo<NaClMips32ELTargetInfo>(Triple); |
|
default: |
|
return new Mips32ELTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::mips64: |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<Mips64EBTargetInfo>(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSTargetInfo<Mips64EBTargetInfo>(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<Mips64EBTargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<Mips64EBTargetInfo>(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDTargetInfo<Mips64EBTargetInfo>(Triple); |
|
default: |
|
return new Mips64EBTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::mips64el: |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<Mips64ELTargetInfo>(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSTargetInfo<Mips64ELTargetInfo>(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<Mips64ELTargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<Mips64ELTargetInfo>(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDTargetInfo<Mips64ELTargetInfo>(Triple); |
|
default: |
|
return new Mips64ELTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::le32: |
|
switch (os) { |
|
case llvm::Triple::NaCl: |
|
return new NaClTargetInfo<PNaClTargetInfo>(Triple); |
|
default: |
|
return nullptr; |
|
} |
|
|
|
case llvm::Triple::le64: |
|
return new Le64TargetInfo(Triple); |
|
|
|
case llvm::Triple::ppc: |
|
if (Triple.isOSDarwin()) |
|
return new DarwinPPC32TargetInfo(Triple); |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<PPC32TargetInfo>(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<PPC32TargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<PPC32TargetInfo>(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDTargetInfo<PPC32TargetInfo>(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSTargetInfo<PPC32TargetInfo>(Triple); |
|
default: |
|
return new PPC32TargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::ppc64: |
|
if (Triple.isOSDarwin()) |
|
return new DarwinPPC64TargetInfo(Triple); |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<PPC64TargetInfo>(Triple); |
|
case llvm::Triple::Lv2: |
|
return new PS3PPUTargetInfo<PPC64TargetInfo>(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<PPC64TargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<PPC64TargetInfo>(Triple); |
|
default: |
|
return new PPC64TargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::ppc64le: |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<PPC64TargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<PPC64TargetInfo>(Triple); |
|
default: |
|
return new PPC64TargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::nvptx: |
|
return new NVPTX32TargetInfo(Triple); |
|
case llvm::Triple::nvptx64: |
|
return new NVPTX64TargetInfo(Triple); |
|
|
|
case llvm::Triple::amdgcn: |
|
case llvm::Triple::r600: |
|
return new AMDGPUTargetInfo(Triple); |
|
|
|
case llvm::Triple::sparc: |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<SparcV8TargetInfo>(Triple); |
|
case llvm::Triple::Solaris: |
|
return new SolarisTargetInfo<SparcV8TargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<SparcV8TargetInfo>(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDTargetInfo<SparcV8TargetInfo>(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSTargetInfo<SparcV8TargetInfo>(Triple); |
|
default: |
|
return new SparcV8TargetInfo(Triple); |
|
} |
|
|
|
// The 'sparcel' architecture copies all the above cases except for Solaris. |
|
case llvm::Triple::sparcel: |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<SparcV8elTargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<SparcV8elTargetInfo>(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDTargetInfo<SparcV8elTargetInfo>(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSTargetInfo<SparcV8elTargetInfo>(Triple); |
|
default: |
|
return new SparcV8elTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::sparcv9: |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<SparcV9TargetInfo>(Triple); |
|
case llvm::Triple::Solaris: |
|
return new SolarisTargetInfo<SparcV9TargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<SparcV9TargetInfo>(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDTargetInfo<SparcV9TargetInfo>(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<SparcV9TargetInfo>(Triple); |
|
default: |
|
return new SparcV9TargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::systemz: |
|
switch (os) { |
|
case llvm::Triple::Linux: |
|
return new LinuxTargetInfo<SystemZTargetInfo>(Triple); |
|
default: |
|
return new SystemZTargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::tce: |
|
return new TCETargetInfo(Triple); |
|
|
|
case llvm::Triple::x86: |
|
if (Triple.isOSDarwin()) |
|
return new DarwinI386TargetInfo(Triple); |
|
|
|
switch (os) { |
|
case llvm::Triple::CloudABI: |
|
return new CloudABITargetInfo<X86_32TargetInfo>(Triple); |
|
case llvm::Triple::Linux: { |
|
switch (Triple.getEnvironment()) { |
|
default: |
|
return new LinuxTargetInfo<X86_32TargetInfo>(Triple); |
|
case llvm::Triple::Android: |
|
return new AndroidX86_32TargetInfo(Triple); |
|
} |
|
} |
|
case llvm::Triple::DragonFly: |
|
return new DragonFlyBSDTargetInfo<X86_32TargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDI386TargetInfo(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDI386TargetInfo(Triple); |
|
case llvm::Triple::Bitrig: |
|
return new BitrigI386TargetInfo(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<X86_32TargetInfo>(Triple); |
|
case llvm::Triple::KFreeBSD: |
|
return new KFreeBSDTargetInfo<X86_32TargetInfo>(Triple); |
|
case llvm::Triple::Minix: |
|
return new MinixTargetInfo<X86_32TargetInfo>(Triple); |
|
case llvm::Triple::Solaris: |
|
return new SolarisTargetInfo<X86_32TargetInfo>(Triple); |
|
case llvm::Triple::Win32: { |
|
switch (Triple.getEnvironment()) { |
|
case llvm::Triple::Cygnus: |
|
return new CygwinX86_32TargetInfo(Triple); |
|
case llvm::Triple::GNU: |
|
return new MinGWX86_32TargetInfo(Triple); |
|
case llvm::Triple::Itanium: |
|
case llvm::Triple::MSVC: |
|
default: // Assume MSVC for unknown environments |
|
return new MicrosoftX86_32TargetInfo(Triple); |
|
} |
|
} |
|
case llvm::Triple::Haiku: |
|
return new HaikuX86_32TargetInfo(Triple); |
|
case llvm::Triple::RTEMS: |
|
return new RTEMSX86_32TargetInfo(Triple); |
|
case llvm::Triple::NaCl: |
|
return new NaClTargetInfo<X86_32TargetInfo>(Triple); |
|
default: |
|
return new X86_32TargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::x86_64: |
|
if (Triple.isOSDarwin() || Triple.isOSBinFormatMachO()) |
|
return new DarwinX86_64TargetInfo(Triple); |
|
|
|
switch (os) { |
|
case llvm::Triple::CloudABI: |
|
return new CloudABITargetInfo<X86_64TargetInfo>(Triple); |
|
case llvm::Triple::Linux: { |
|
switch (Triple.getEnvironment()) { |
|
default: |
|
return new LinuxTargetInfo<X86_64TargetInfo>(Triple); |
|
case llvm::Triple::Android: |
|
return new AndroidX86_64TargetInfo(Triple); |
|
} |
|
} |
|
case llvm::Triple::DragonFly: |
|
return new DragonFlyBSDTargetInfo<X86_64TargetInfo>(Triple); |
|
case llvm::Triple::NetBSD: |
|
return new NetBSDTargetInfo<X86_64TargetInfo>(Triple); |
|
case llvm::Triple::OpenBSD: |
|
return new OpenBSDX86_64TargetInfo(Triple); |
|
case llvm::Triple::Bitrig: |
|
return new BitrigX86_64TargetInfo(Triple); |
|
case llvm::Triple::FreeBSD: |
|
return new FreeBSDTargetInfo<X86_64TargetInfo>(Triple); |
|
case llvm::Triple::KFreeBSD: |
|
return new KFreeBSDTargetInfo<X86_64TargetInfo>(Triple); |
|
case llvm::Triple::Solaris: |
|
return new SolarisTargetInfo<X86_64TargetInfo>(Triple); |
|
case llvm::Triple::Win32: { |
|
switch (Triple.getEnvironment()) { |
|
case llvm::Triple::Cygnus: |
|
return new CygwinX86_64TargetInfo(Triple); |
|
case llvm::Triple::GNU: |
|
return new MinGWX86_64TargetInfo(Triple); |
|
case llvm::Triple::MSVC: |
|
default: // Assume MSVC for unknown environments |
|
return new MicrosoftX86_64TargetInfo(Triple); |
|
} |
|
} |
|
case llvm::Triple::NaCl: |
|
return new NaClTargetInfo<X86_64TargetInfo>(Triple); |
|
case llvm::Triple::PS4: |
|
return new PS4OSTargetInfo<X86_64TargetInfo>(Triple); |
|
default: |
|
return new X86_64TargetInfo(Triple); |
|
} |
|
|
|
case llvm::Triple::spir: { |
|
if (Triple.getOS() != llvm::Triple::UnknownOS || |
|
Triple.getEnvironment() != llvm::Triple::UnknownEnvironment) |
|
return nullptr; |
|
return new SPIR32TargetInfo(Triple); |
|
} |
|
case llvm::Triple::spir64: { |
|
if (Triple.getOS() != llvm::Triple::UnknownOS || |
|
Triple.getEnvironment() != llvm::Triple::UnknownEnvironment) |
|
return nullptr; |
|
return new SPIR64TargetInfo(Triple); |
|
} |
|
} |
|
} |
|
|
|
/// CreateTargetInfo - Return the target info object for the specified target |
|
/// options. |
|
TargetInfo * |
|
TargetInfo::CreateTargetInfo(DiagnosticsEngine &Diags, |
|
const std::shared_ptr<TargetOptions> &Opts) { |
|
llvm::Triple Triple(Opts->Triple); |
|
|
|
// Construct the target |
|
std::unique_ptr<TargetInfo> Target(AllocateTarget(Triple)); |
|
if (!Target) { |
|
Diags.Report(diag::err_target_unknown_triple) << Triple.str(); |
|
return nullptr; |
|
} |
|
Target->TargetOpts = Opts; |
|
|
|
// Set the target CPU if specified. |
|
if (!Opts->CPU.empty() && !Target->setCPU(Opts->CPU)) { |
|
Diags.Report(diag::err_target_unknown_cpu) << Opts->CPU; |
|
return nullptr; |
|
} |
|
|
|
// Set the target ABI if specified. |
|
if (!Opts->ABI.empty() && !Target->setABI(Opts->ABI)) { |
|
Diags.Report(diag::err_target_unknown_abi) << Opts->ABI; |
|
return nullptr; |
|
} |
|
|
|
// Set the fp math unit. |
|
if (!Opts->FPMath.empty() && !Target->setFPMath(Opts->FPMath)) { |
|
Diags.Report(diag::err_target_unknown_fpmath) << Opts->FPMath; |
|
return nullptr; |
|
} |
|
|
|
// Compute the default target features, we need the target to handle this |
|
// because features may have dependencies on one another. |
|
llvm::StringMap<bool> Features; |
|
Target->initDefaultFeatures(Features); |
|
|
|
// Apply the user specified deltas. |
|
for (const auto &F : Opts->FeaturesAsWritten) { |
|
const char *Name = F.c_str(); |
|
// Apply the feature via the target. |
|
bool Enabled = Name[0] == '+'; |
|
Target->setFeatureEnabled(Features, Name + 1, Enabled); |
|
} |
|
|
|
// Add the features to the compile options. |
|
// |
|
// FIXME: If we are completely confident that we have the right set, we only |
|
// need to pass the minuses. |
|
Opts->Features.clear(); |
|
for (const auto &F : Features) |
|
Opts->Features.push_back((F.getValue() ? "+" : "-") + F.getKey().str()); |
|
|
|
if (!Target->handleTargetFeatures(Opts->Features, Diags)) |
|
return nullptr; |
|
|
|
return Target.release(); |
|
} |
|
|
|
TargetInfo * CreateTargetInfo(DiagnosticsEngine &Diags, |
|
const std::shared_ptr<TargetOptions> &Opts) |
|
{ |
|
return TargetInfo::CreateTargetInfo(Diags, Opts); |
|
} |